Chip-scale package

Railway mail delivery – Projectors

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S784000, C257S780000, C257S773000, C257S691000, C257S692000, C257S698000

Reexamination Certificate

active

06776399

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to semiconductor packages and, more particularly to surface mount power semiconductor packages in which substantially all wire bonds from the semiconductor die to peripheral pad areas are directed to only one side of the package.
2. Related Art
Surface mount power semiconductor packages are known. These packages typically include a power semiconductor die disposed substantially at the center of a package and include a plurality of pads located at the periphery of the package. These pads are usually located around substantially all of the available peripheral area of the package or at least two sides of the package.
One or more wire bonds are disposed between metalized areas of the power semiconductor die to one or more of the peripheral pads. This provides input/output connections between electrodes of the package and the semiconductor.
It is desirable to utilize power semiconductor device packages exhibiting low total resistance, low thermal resistivity and high semiconductor die-to-package area ratios. Unfortunately, the prior art power semiconductor packages discussed hereinabove have not met each of these objectives at least because the large number of input/output pads disposed about the periphery the semiconductor package lowers the die to package area ratio. Package resistance and thermal conductivity also suffer when the input/output pads are disposed about the periphery of the package. These problems are exacerbated when multiple semiconductor die arrangements are desired, irrespective of whether the multiple semiconductor dies are mounted within the same package or in separate packages.
Accordingly, there is a need in the art for a new semiconductor package which ameliorates the problems of the prior art discussed above.
SUMMARY OF THE INVENTION
In order to overcome the disadvantages of prior art power semiconductor packages, the semiconductor package of the present invention includes a substrate having upper and lower surfaces, the upper surface including a periphery defined by first and second spaced apart side edges and front and rear spaced apart edges; a power semiconductor die disposed on the upper surface of the substrate, the die including a top surface on which at least a first metalized surface is disposed and a bottom surface; a plurality of conductive pads disposed only at the second side edge of the substrate; and a plurality of wire bonds extending from the first metalized surface to the plurality of conductive pads.
According to anther aspect of the invention, a semiconductor package includes a substrate having upper and lower surfaces, the upper surface including and a periphery defined by first and second spaced apart side edges and front and rear spaced apart edges; a first power MOSFET semiconductor die disposed on the upper surface of the substrate, the die including a top surface on which source and gate metalized surfaces are disposed and a bottom surface defining a drain; a second power MOSFET semiconductor die disposed on the upper surface of the substrate, the die including a top surface on which source and gate metalized surfaces are disposed and a bottom surface defining a drain; a plurality of conductive pads disposed only at the second side edge of the substrate; a first set of wire bonds extending from the source metalized surface of the first MOSFET die to one or more of the plurality of conductive pads, at least one of the wire bonds extending from the gate metalized surface of the first MOSFET die to one of the conductive pads; and
a second set of wire bonds extending from the source metalized surface of the second MOSFET die to one or more of the plurality of conductive pads, at least one of the wire bonds extending from the gate metalized surface of the second MOSFET die to one of the conductive pads.
Other features and advantages of the present invention will become apparent from the description of the invention taken in conjunction with the accompanying drawing.


REFERENCES:
patent: 4686492 (1987-08-01), Grellman et al.
patent: 4947234 (1990-08-01), Einzinger et al.
patent: 5019893 (1991-05-01), Frank et al.
patent: 5663869 (1997-09-01), Vinciarelli et al.
patent: 5665996 (1997-09-01), Williams et al.
patent: 5783866 (1998-07-01), Lee et al.
patent: 5930666 (1999-07-01), Pankove
patent: 6046499 (2000-04-01), Yano et al.
patent: 6091089 (2000-07-01), Hiraga
patent: 6133632 (2000-10-01), Davis et al.
patent: 6301122 (2001-10-01), Ishikawa et al.
patent: 6384492 (2002-05-01), Iversen et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Chip-scale package does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Chip-scale package, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Chip-scale package will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3306655

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.