Methods and apparatus for control of asynchronous cache

Electrical computers and digital processing systems: memory – Storage accessing and control – Access timing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

06832300

ABSTRACT:

FIELD OF THE INVENTION
The present invention relates generally to processing systems and, more particularly, to cache control in a processor configured to access a cache asynchronously.
BACKGROUND OF THE INVENTION
Cache memory on a large multi-processor die can be allocated for a plurality of purposes, depending on roles assigned to the various on-chip processors. For example, one of the processors might be used as a special-purpose processor performing encryption and decryption while another is performing computations using a large database. In such case, the encryption processor would need very little cache memory to perform its function, while the computation-intensive processor would use as much cache as could be made available. Thus it frequently is desirable to allocate differing amounts of cache memory to different processors on the same chip.
Varying cache size, however, also can result in varying latency, that is, time needed to return data from cache memory in response to a processor request for the data. When cache memory allocated to a particular processor is increased, more time may be needed to locate and return to the processor a data line residing in a relatively remote cache location. Thus cache latencies typically are generated in varying lengths in response to requests by a processor, dependent on the location of a requested data line in the cache. When a cache memory is accessed, latencies of varying lengths also can arise if the cache voltage is different from the processor core voltage. Such a situation can occur when variable voltage is used as a power control mechanism.
A traditionally designed processor, however, accesses cache via a pipeline that is assumed by the processor to generate a fixed latency. Such processors are configured to wait during cache access requests, for a fixed time period corresponding to the assumed pipeline latency. Even if varying a cache size and/or cache voltage differential might result in significant numbers of shortened latencies, a conventional processor nevertheless would need to assume the pipeline latency to be a fixed maximum value in order to accommodate a range of possible cache latencies.
Such a processor frequently could be required to wait for cache data longer than actually necessary, thus slowing processor performance. Where an on-die cache is allocated in varying amounts to a plurality of on-die processors, accommodation of unnecessarily long processor waits for cache data also can result in cache under-utilization. It would be desirable, then, to allow a processor to adapt to cache latencies of varying lengths and to take advantage of relatively short latencies. Such capability would be particularly desirable in an single-die multiprocessing system in which on-die cache, a precious resource, is allocated according to respective needs of the processors.
SUMMARY OF THE INVENTION
In one preferred form, a processing system includes a cache controller for managing requests for data from a cache memory by a processor. The cache controller includes an access queue configured to hold requests for data pending asynchronous retrieval of the requested data from the cache memory. The cache controller also includes an exit queue configured to hold the requested data retrieved from the cache memory until released to the processor.
The above-described queuing arrangement allows data lines to be retrieved from cache memory without a pipeline, while latencies are minimized. More than one cache memory request can be outstanding at one time, and data requested from the cache memory can be returned to the processor in any order. Thus multiprocessor performance need not be slowed down by unnecessarily long waits for latencies. The above queuing scheme is simple yet tailored to facilitate asynchronous cache access in a multiprocessing environment.
Further areas of applicability of the present invention will become apparent from the detailed description provided hereinafter. It should be understood that the detailed description and specific examples, while indicating the preferred embodiment of the invention, are intended for purposes of illustration only and are not intended to limit the scope of the invention.


REFERENCES:
patent: 3918033 (1975-11-01), Case et al.
patent: 3986177 (1976-10-01), Picquendar et al.
patent: 4090254 (1978-05-01), Ho et al.
patent: 4146902 (1979-03-01), Tanimoto et al.
patent: 4590589 (1986-05-01), Gerzberg
patent: 4612448 (1986-09-01), Strack
patent: 4677455 (1987-06-01), Okajima
patent: 4959703 (1990-09-01), Ogura et al.
patent: 5321285 (1994-06-01), Lee et al.
patent: 5324966 (1994-06-01), Muraoka et al.
patent: 5375215 (1994-12-01), Hanawa et al.
patent: 5390145 (1995-02-01), Nakasha et al.
patent: 5396454 (1995-03-01), Nowak
patent: 5412598 (1995-05-01), Shulman
patent: 5464994 (1995-11-01), Shinohe et al.
patent: 5471419 (1995-11-01), Sankaranarayanan et al.
patent: 5513366 (1996-04-01), Agarwal et al.
patent: 5525820 (1996-06-01), Furuyama
patent: 5543652 (1996-08-01), Ikeda et al.
patent: 5587944 (1996-12-01), Shen et al.
patent: 5590304 (1996-12-01), Adkisson
patent: 5689458 (1997-11-01), Kuriyama
patent: 5813022 (1998-09-01), Ramsey et al.
patent: 5874751 (1999-02-01), Iwamuro et al.
patent: 5910738 (1999-06-01), Shinohe et al.
patent: 5914503 (1999-06-01), Iwamuro et al.
patent: 5936267 (1999-08-01), Iwamuro
patent: 5939736 (1999-08-01), Takahashi
patent: 5968153 (1999-10-01), Wheeler et al.
patent: 5981984 (1999-11-01), Iwaana et al.
patent: 6229161 (2001-05-01), Nemati et al.
patent: 6327645 (2001-12-01), Hsiao et al.
patent: 0 668 556 (1995-08-01), None
patent: 2110326 (1972-06-01), None
patent: 57 208177 (1982-12-01), None
Jun. 1998, F.Nemati and J.D. Plummer,A Novel High Density, Low Voltage SRAM Cell with a Vertical NDR Device, Center for Integrated Systems, Stanford University, Stanford, CA 94305.
F,Nemati and J.D. Plummer,A Novel Vertical Storage SRAM Cell, Student Paper written for Center for Integrated Systems, Stanford University, Stanford, CA 94305.
F. Nemati and J.D. Plummer,A Novel Thyristor-based SRAM Cell(T-RAM)for High-Speed, Low-Voltage, Giga-scale Memories, Center for Integrated Systems, Stanford University, Stanford, CA, 1999.
1987, baliga, B.Jayant,Modern Power Devices, pp. 349-350.
Feb. 1980, Plummer, James D. and Scharf, Brad W.,Insulated-Gate Planar Thyristors: I-Structure and Basic Operation, pp. 380-386.
1981, S. M. Sze,Physics of Semiconductor Devices Second Edition, John Wiley & Sons, pp. 198-209, 1981.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Methods and apparatus for control of asynchronous cache does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Methods and apparatus for control of asynchronous cache, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods and apparatus for control of asynchronous cache will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3281833

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.