Datapath bitslice technology

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000, C716S030000, C716S030000, C716S030000, C716S030000

Reexamination Certificate

active

06728936

ABSTRACT:

FIELD OF THE INVENTION
The present invention relates to a circuit design generally and, more particularly, to datapath bitslice technology.
BACKGROUND OF THE INVENTION
Conventional designs for complex circuits begin with defining the functionality of the circuit in a high level hardware description language, such as a register transfer language (RTL). From an RTL file, the circuit is synthesized to a gate level design in hardware. Typical existing RTL defined circuits have a variety of clocks used across various modules of the circuit. Any digital logic within a module that is not running at an upper speed limit of the fastest clock, especially logic in a datapath, can have an inefficient layout in terms of gate count and thus silicon size. The datapath is typically the part of the design that has a number of bits in width on which processing is performed. Therefore, one or more modules not leveraging faster clocks that are typically available are not optimized in size or gate count.
SUMMARY OF THE INVENTION
The present invention concerns a method for reducing circuit gate count. The method generally comprises the steps of (A) generating a new file from a source file and a parameter file, wherein the source file comprises a first circuit defined in a hardware description language, the new file comprises a second circuit defined in the hardware description language, the parameter file comprises a second clock frequency for the second circuit that is faster than a first clock frequency for the first circuit, and the first circuit is functionally equivalent to the second circuit, (B) generating a first gate count by synthesizing a first design from the source file, (C) generating a second gate count by synthesizing a second design from the new file and (D) generating a statistic by comparing the first gate count and power to the second gate count and power.
The objects, features and advantages of the present invention include providing a datapath bitslice technology that may provide (i) generation of reduced size logic without changing functionality, (ii) operation at a faster clock rate, (iii) an architecture for datapath bitslicing, (iv) constraint features within the datapath bitslice technology and/or (v) automated iteration of circuit size reduction.


REFERENCES:
patent: 5487018 (1996-01-01), Loos et al.
patent: 5541850 (1996-07-01), Vander Zanden et al.
patent: 5771182 (1998-06-01), Baker et al.
patent: 6216252 (2001-04-01), Dangelo et al.
patent: 6513143 (2003-01-01), Bloom et al.
patent: 6587990 (2003-07-01), Andreev et al.
patent: 6629293 (2003-09-01), Chang et al.
patent: 6631470 (2003-10-01), Chang et al.
patent: 2002/0168041 (2002-11-01), Suzuki et al.
patent: 2003/0145304 (2003-07-01), Carter

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Datapath bitslice technology does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Datapath bitslice technology, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Datapath bitslice technology will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3249434

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.