Method of operating split gate-typed non-volatile memory...

Static information storage and retrieval – Floating gate – Particular biasing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S185270

Reexamination Certificate

active

06370064

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a method of operating a split gate type of non-volatile memory cell and a semiconductor memory device having the cells, and more particularly, to a method of operating a split gate type of non-volatile memory cell overcoming the problems of the program disturbance and endurance characteristics and a method of operating a semiconductor memory device including the cells.
2. Discussion of Related Art
The split gate type of non-volatile memory cell is known in U.S. Pat. No. 5,045,488 entitled “method of manufacturing a single transistor non-volatile semiconductor device” and U.S. Pat. No. 5,029,130 entitled “single transistor non-volatile alterable semiconductor memory device”. Methods of programming memory cells having floating gate electrodes are disclosed in U.S. Pat. No. 5,659,504 to Bude et al.
FIG. 1
illustrates the structure of a conventional split gate type of non-volatile memory cell in U.S. Pat. Nos. 5,045,488 and 5,029,130.
A source
12
and a drain
14
are formed on a semiconductor substrate
10
. Between the source
12
and drain
14
is formed a channel
16
. An insulating layer
18
is formed on the source
12
, channel
16
and drain
14
. A floating gate
20
is formed on a predetermined portion of the insulating layer
18
on the channel
16
and drain
12
. Other insulating layer
22
is formed on the floating gate
20
. Another insulating layer
24
is formed to be insulated from a control gate
26
. The control gate
26
is formed on a predetermined portion of the insulating layer
24
and the insulating layer
18
on the source
12
and channel
16
.
The operation of the split gate type of non-volatile memory cell of
FIG. 1
is described with reference to
FIGS. 2
to
4
.
FIG. 2
illustrates a method of erasing the split gate type of non-volatile memory cell of FIG.
1
. In the drawing, the source
12
and drain
14
receive the same voltage 0V, and the control gate
26
receives the voltage Vpp higher than that applied to the source
12
and drain
14
. Here, an intensive coupling from the floating gate
20
to the substrate
10
and drain
14
decreases a voltage of the floating gate
20
. This kind of voltage decrease allows electrons to flow from the floating gate
20
to the control gate
26
by an F-N (Fowler-Nordheim) tunneling mechanism. Accordingly, an erasing function is ascribed to the electron of the floating gate
20
moving to the control gate
26
. Through the erasing operation, the floating gate
20
is charged with (+). That is, the erasing operation is performed by the voltage difference between the floating gate
20
and the control gate
26
.
FIG. 3
illustrates a method of programming the split gate type of non-volatile memory cell of
FIG. 1. A
threshold voltage Nth is applied to the control gate
26
. A high voltage Vpp is applied to the drain
14
. “0” voltage is applied through the source
12
to the substrate
10
, and thus the programming is performed.
If the high voltage Vpp is applied to the drain, the potential of the floating gate
20
is raised and the channel under the floating gate
20
is turned on. The threshold voltage Vth is applied to the control gate
26
and accordingly the channel under the control gate
26
is lightly turned on. Accordingly, electrons flow from the source
12
to drain
14
. These electrons are charged in the floating gate
20
via the insulating layer
18
because of the static electricity of the floating gate
20
, thus performing the programming operation. Hence, the floating gate
20
is (−)-charged and programmed to “0”.
In other words, the programming operation is performed in such a manner that a high voltage Vpp is applied to the drain of the memory cell to thereby bring the floating gate
20
to a predetermined voltage, and a predetermined voltage (a threshold voltage Vth of a transistor made of the control gate and the channel) is applied to the control gate
26
so that hot channel electrons generated when the current flows between the source
12
and drain
14
are injected into the floating gate.
FIG. 4
illustrates a method of reading the conventional split gate type of non-volatile memory cell of
FIG. 1. A
reference voltage Vref is applied to the control gate
26
; 0V to the drain
14
, 2V to the source
12
, and 0V to the substrate
10
, thus performing the reading operation.
If the floating gate
20
is charged with (+), the channel
16
right under the floating gate
20
is turned on. If the voltage of the control gate
26
is raised to the reference voltage Vref for turning on the channel under the control gate
26
, electrons may flow from the drain
14
to the source
12
, and thereby reading the data of “1”.
On the contrary, if the floating gate
20
is charged with (−), the channel right under the floating gate
20
is slightly turned on or off. A voltage level of the control gate
26
and the source
12
is raised to that of the read voltage so as to turn on the channel under the control gate
26
. Hence, the current cannot flow through the channel, thereby reading the data of “0”.
In other words, if the floating gate
20
is charged with (+), the current is generated through the channel
16
to thereby read the data of “1”, and on the contrary, if the floating gate
20
is charged with (−), the current does not flow through the channel
16
, thereby reading the data of “0”.
Therefore, the data is read by checking if the current flows through the memory cell or not by applying a predetermined voltage to the source
14
and the control gate
26
. For this reason, if to perform the reading operation, the channels should be formed through the control gate and floating gate so that the current flows through the cell.
But, in the semiconductor memory device including the thus-structured split gate type of non-volatile memory cells, a threshold voltage Vth should be applied to the word line of a selected cell; 0V to the word line of a non-selected cell; 0V to the bit line of a selected cell; power voltage Vcc to the bit line of a non-selected cell; high voltage Vpp to the drain of a selected cell; and 0V to the drain of a non-selected cell should be respectively applied in order to generate current between the source and drain, thereby performing the programming operation. Within the programming condition, if the non-selected cell including the drain commonly connected to the drain of a selected cell is erased, the high voltage Vpp is applied to the drain of a non-selected cell, the floating gate being charged with (+), the source receiving 0V, and the substrate receiving 0V. Here, the control gate and source receive 0V, but the channel is formed by the punch through phenomenon and the current flows. The electrons conducted in the channel are injected into the floating gate, and thus programmed. Consequently, an ON-cell becomes an OFF-cell, thus causing the program interference problem.
In addition, the semiconductor memory device including the conventional split gate-typed memory cells repeatedly performs the programming and erasing operations. In the erasing operation, electrons of the floating gate should completely go out towards the control gate. But, they are trapped within the tunneling insulating layers. Consequently, the threshold voltage increases in accordance with the increasing number of operations, thus causing the problem of endurance characteristics.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide improved methods of operating non-volatile memory devices.
It is another object of the present invention to provide methods of operating non-volatile memory devices that enhance the endurance characteristics of memory cells therein.
It is still another object of the present invention to provide methods of operating non-volatile memory devices that increase the reliability and speed of programming and erasing operations.
It is still a further object of the present invention to provide methods of operating

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of operating split gate-typed non-volatile memory... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of operating split gate-typed non-volatile memory..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of operating split gate-typed non-volatile memory... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2915817

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.