Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – Insulated gate formation
Reexamination Certificate
1996-10-11
2002-06-04
Chaudhari, Chandra (Department: 2813)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
Insulated gate formation
C438S287000, C438S289000, C438S585000
Reexamination Certificate
active
06399466
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a method of manufacturing an electrically programmable non-volatile semiconductor memory device. More particularly, it relates to a method of manufacturing a non-volatile semiconductor memory device with a threshold voltage which is controlled by impurity implantation in a channel region.
2. Description of the Related Art
In recent years, there has been much activity in development of flash EEPROMs. There are now mainly two types of flash memory EEPROMs. One is the floating gate type flash EEPROM, which can erase and program data by controlling the charge stored in a floating gate formed between a gate insulating layer and a controlling gate via an insulating layer.
The other is the metal-oxide-nitride-oxide-semiconductor (MONOS) type flash EEPROM, which can erase and program data by controlling the charge stored in a gate insulating layer including a nitride layer.
Further, flash EEPROMs may be classified by the arrangement of the memory cell or the means for programming into a common-source, parallel-array type (NOR type), a separate-source, parallel-array type (AND type), a series type (NAND type), a divided-bit-line, parallel array type (DINOR type), and so on.
A flash memory requires implantation of impurities into a channel region in order to control the threshold voltage or to make a depletion mode transistor. However, the impurities doped in the channel region are re-diffused by the heating process after forming the gate insulating layer, so the profile of the impurities is modified. This prevents the fabrication of high density memory devices.
A MONOS type flash memory, in particular, requires a depletion mode transistor, so punch through occurs easily and makes fabrication of a high density memory device difficult.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a method of manufacturing a nonvolatile semiconductor memory device which can maintain its impurity profile in its channel region and therefore enables fabrication of a high density memory device.
According to one aspect of the present invention, there is provided a method of manufacturing a non-volatile semiconductor memory device having a gate insulating layer composed of a first silicon oxide layer, a silicon nitride layer, and a second silicon oxide layer and a gate electrode, comprising the steps of forming the gate insulating layer on a semiconductor substrate, introducing an impurity into a channel region of the semiconductor substrate after forming the gate insulating layer, and forming a gate electrode on the gate insulating layer.
According to another aspect of the present invention, there is provided a method of manufacturing a non-volatile semiconductor memory device having a gate insulating layer composed of a first silicon oxide layer, a silicon nitride layer, and a second silicon oxide layer and a gate electrode, comprising the steps of forming the gate insulating layer on a semiconductor substrate, forming a polycrystalline silicon layer composed of the gate electrode on the gate insulating layer, and introducing an impurity into a channel region of the semiconductor substrate after forming the polycrystalline silicon layer.
REFERENCES:
patent: 4313782 (1982-02-01), Sokoloski
patent: 4356622 (1982-11-01), Widmann
patent: 4441247 (1984-04-01), Gargini et al.
patent: 4642878 (1987-02-01), Maeda
patent: 5147813 (1992-09-01), Woo
patent: 5168334 (1992-12-01), Mitchell et al.
patent: 5238863 (1993-08-01), Fukusho et al.
patent: 5324675 (1994-06-01), Hayabuchi
patent: 5399514 (1995-03-01), Ichikawa
patent: 5403764 (1995-04-01), Yamamoto et al.
patent: 5436481 (1995-07-01), Egawa et al.
patent: 5474940 (1995-12-01), Tsukamoto
patent: 5496753 (1996-03-01), Sakurai et al.
patent: 5607868 (1997-03-01), Chida et al.
patent: 5661071 (1997-08-01), Chor
patent: 5668065 (1997-09-01), Lin
Chaudhari Chandra
Chen Jack
Sonnenschein Nath & Rosenthal
LandOfFree
Method of manufacturing non-volatile semiconductor memory... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing non-volatile semiconductor memory..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing non-volatile semiconductor memory... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2912334