Programmable multi-standard I/O architecture for FPGAs

Electronic digital logic circuitry – Multifunctional or programmable – Array

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C326S038000, C326S086000

Reexamination Certificate

active

06392437

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention relates to Field Programmable gate Arrays. It relates to a configurable I/O architecture that allows user configuration of I/O modules of an FPGA.
2. Prior Art
Almost all integrated circuits (IC) use I/O buffers to connect internal circuit node to other circuits external to the IC. These I/O buffers can be Input, Output or bidirectional I/O. Further, each I/O buffer is designed to meet electrical specifications dictated by industry standards such as TTL, LVTTL, LVCMOS, GTL . It is also common for circuit designers to design each I/O buffer with multiple transistors in parallel. For example, 2-4 P-type transistors may be connected in parallel to form the pullup section of the buffer, while 2-4 N-type transistors may connected in parallel to form the pulldown section of the buffer. Designers may then decide to use some or all of the transistors as needed by the circuit application to meet performance criteria, a particular I/O standard and noise considerations.
Selection of the transistors connected into the circuit is usually done by masking options such as metal, Vias and contacts. Further, some FPGAs have used similar techniques to select one or more transistors into the I/O buffer to provide slew control. One such FPGA that performs this function is the ACT 1280 FPGA from Actel corporation. A user may configure his I/O buffer to have either fast slew or slow slew by programming an appropriate antifuse element. This feature allow the user control over speed and noise that is induced into the circuit by the switching I/O buffers.
Another FPCA that features configurable I/O buffers is the Virtex FPGA from Xilinx corporation as described in November 1998 product specification. It features highly configurable input and output buffer which provide support for a wide variety of I/O standards. Input buffers can be configured as either a simple buffer or as a differential amplifier input. Output buffers can be configured as either a Push-Pull output or as an Open Drain output. Selection of the desired standard is done by configuration memory bits. Further, different power supplies are provided to the I/O buffer as needed by the standard.
Several FPGA architectures have been described by ElGamal in U.S. Pat. No. 4,758,745 by El-Ayat in U.S. Pat. Nos. 5,451,887; 5,477,165 and 5,570,041 and by Plants in U.S. Pat. No. 5,625,301. The embodiments described in this invention will work very well with the above inventions.
BRIEF DESCRIPTION OF THE INVENTION
In this specification VCC will be defined as internal FPGA array voltage and supplies the voltage to the internal FPGA array. VCCI is defined as the input buffer supply and VCCO is defined as the output buffer supply providing the supply voltage needed by the input buffer and output buffer respectively. In early FPGAs all supply voltages were identical, for example 5V or 3.3V. However, with the scaling of gate oxides in advanced technologies such as 0.25 micron and beyond, it becomes necessary to reduce the internal array voltages further. I/O buffers may then need separate voltage supplies to meet a particular I/O standard.
In one aspect of the invention, a matrix of antifuses is used to configure the I/O buffers in an FPGA to meet certain application requirements. Each I/O buffer has a matrix of antifuses associated with it. The antifuses are addressed and programmed by programmable high voltage supply lines and addressing drivers located on the edge of each die. When programmed with a desired pattern, the antifuse matrices produce individual control signals, one for each antifuse, that are used to control and configure the I/O buffer. Configuration of the I/O buffer includes selection of the number and types of transistors used in the required application. For example, I/O buffer configuration may configure the I/O buffer as a push-pull driver in such standard applications as LVCMOS2, PCI, or AGP driver. It may also be used to configure the output buffer as an open drain buffer to meet application needs such as GTL and GTL+.
In another aspect of the invention the fuse matrix is used to configure the input buffer to meet the requirements of a certain standard. This includes selection of input trip point, and input style such as single input (PCI, LVCMOS2) or differential input such a GTL, GTL+ and AGP.
In another aspect of the invention the antifuse addressing and selection uses existing programmable voltage supply lines that are normally used to program FPGA array fuses. Only addressing drivers are added to program the antifuses. Eliminating the need for additional programmable supply lines results in significant savings in circuitry needed.


REFERENCES:
patent: 6239612 (2001-05-01), Shiflet
patent: 6271679 (2001-08-01), McClintock et al.
patent: 6281709 (2001-09-01), Seyyedy

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Programmable multi-standard I/O architecture for FPGAs does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Programmable multi-standard I/O architecture for FPGAs, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Programmable multi-standard I/O architecture for FPGAs will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2908939

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.