Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
1999-05-13
2002-01-01
Prenty, Mark V. (Department: 2822)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S640000, C257S347000
Reexamination Certificate
active
06335555
ABSTRACT:
BACKGROUND OF THE INVENTION
The preset invention relates to a semiconductor device and a manufacturing method for the same. In particular, the present invention is directed to an insulated gate field effect transistor (TFT) formed on an insulating surface, for example, a surface of an insulating substrate such as glass, or an insulating film such as silicon oxide formed on a silicon wafer. Also, the present invention is advantageous for the formation of an insulated gate field effect transistor, especially of an N-channel type, which is driven at a relatively high voltage. It is also to be understood that the present invention is further advantageous for the formation of a TFT on a glass substrate of which glass transition temperature (i.e. distortion point) is 750° C. or lower.
Moreover, the present invention is related to an active matrix of a liquid crystal device, a driving circuit of an image sensor or a three dimensional integrated circuit (hybrid IC) using the foregoing semiconductor devices.
In the prior art, TFTs have been known for driving an active-matrix type liquid crystal device or an image sensor or the like. Specifically, in place of an amorphous TFT using an amorphous silicon as an active layer, crystalline TFTs having a higher mobility are now being developed in order to increase driving speed. Moreover, TFTs having a high resistivity region (high resistivity drain) in an active region thereof have been proposed in order to further improve the device characteristics and to increase the capability of driving with a higher voltage. The “high resistivity region” or “high resistivity drain” in the present invention includes an impurity region (drain) having a higher resistivity, a lightly doped drain (LDD), and also an offset region where a gate electrode does not overlap an impurity region.
However, negative charges caused by hot carriers in an N-channel type TFT tend to be trapped in a portion of a gate insulating film close to a drain region so that the conductivity type of the high resistivity region shifts to p-type. As a result, the source/drain current is obstructed.
Also, it is necessary to use a photolithography technique to form a high resistivity region. This means that production yield and a uniformity of characteristics in the obtained TFTs can not be improved.
SUMMARY OF THE INVENTION
It is an object of the present invention to improve the quality of TFTs and the manufacturing yield by solving the foregoing problems. Specifically, it is an object of the present invention to prevent degradation caused by hot carriers, and to produce a high resistivity region in a self-aligning manner without using a photolithography process.
It is a further object of the present invention to manufacture a liquid crystal device using the TFTs of the present invention.
It is still another object of the present invention to produce TFTs which have a high resistivity against water which tends to be contained in an interlayer insulator, especially, formed from TEOS gas.
It is still another object of the invention to utilize electrical charges occurring in an interlayer insulating film to stabilize the property of TFTs.
In accordance with the present invention, a TFT comprises an active semiconductor layer including at least source, drain and channel regions, and further a high resistivity region between the source and channel regions and/or the drain and channel regions, wherein a film which is capable of trapping positive charges is formed adjacent to the high resistivity region.
FIG. 1
shows a typical example of this structure.
In
FIG. 1
, an N-region
111
is interposed between a source region
110
having an N-type and a channel region
3
. A gate insulating film
104
exists on the N-region
111
. Further, a silicon nitride film
114
which is capable of trapping positive ions therein is formed on the source region and the gate insulating film
104
. It is to be understood that even if hot electrons are injected into the gate insulating film from the active layer close to the source region, these can be neutralized by the positive charges existing in the silicon nitride film
114
. Accordingly, the high resistivity region can function correctly. Also, the TFT shown in
FIG. 1
includes an offset region between the channel region
3
and the high resistivity region
111
. The offset region is an extension of the channel region and has a same conductivity type as the channel region (intrinsic).
REFERENCES:
patent: 3597667 (1971-08-01), Horn
patent: 4313782 (1982-02-01), Sokoloshi
patent: 4447272 (1984-05-01), Saks
patent: 4951100 (1990-08-01), Parillo
patent: 5102813 (1992-04-01), Kobayashi et al.
patent: 5142344 (1992-08-01), Yamazaki
patent: 5212119 (1993-05-01), Hah et al.
patent: 5292675 (1994-03-01), Codama
patent: 5306651 (1994-04-01), Masumo et al.
patent: 5324974 (1994-06-01), Liao
patent: 5426315 (1995-06-01), Pfiester
patent: 5466617 (1995-11-01), Shannon
patent: 5476802 (1995-12-01), Yamazaki et al.
patent: 5504020 (1996-04-01), Aomori et al.
patent: 5508209 (1996-04-01), Zhang et al.
patent: 5523257 (1996-06-01), Yamazaki et al.
patent: 5580381 (1996-12-01), Yamagata
patent: 5580382 (1996-12-01), Jackson
patent: 5719065 (1998-02-01), Takemura et al.
patent: 5945711 (1999-08-01), Takemura et al.
patent: 55-41703 (1980-03-01), None
patent: 58-37967 (1983-03-01), None
patent: 60-136259 (1985-07-01), None
patent: 62-084562 (1987-04-01), None
patent: 2-159730 (1990-06-01), None
patent: 4-180219 (1992-06-01), None
patent: 4-299566 (1992-10-01), None
patent: 5-55581 (1993-03-01), None
patent: 5-55582 (1993-03-01), None
patent: 3-280420 (1993-04-01), None
patent: 5-082442 (1993-04-01), None
patent: 5-226364 (1993-09-01), None
patent: 5-232515 (1993-09-01), None
patent: 5-259458 (1993-10-01), None
patent: 06-169086 (1994-06-01), None
patent: 6-232160 (1994-08-01), None
patent: 92-10788 (1992-06-01), None
patent: 14268 (1992-08-01), None
Bonnel et al., “Si poly TFT's With Low Off Current For Flat Panel Displays,” EURO Display '93, 1993, pp. 199-202.
Shimoyama et al., “Increased Hot-Carrier Degradation Due To Water In TEOS/O3-Oxide,” Extended Abstracts (The 39thSpring Meeting, 1992); The Japan Society of Applied Physics and Related Societies, No. 2, 30p-ZM-3, 1992, p. 723. (English Abstract Only).
Shimoyama et al., “Increased Hot-Carrier Degradation Due To Water In TEOS/O3-Oxide(2)—Water Blocking Effect Of An ECR-SiO2Film Under TEOS/O3-Oxide And Improvement Of Hot-Carrier Tolerance-,” Extended Abstracts (The 39thSpring Meeting, 1992); The Japan Society of Applied Physics and Related Societies, No. 2, 30p-ZM-4, 1992, p. 723. (English Abstract attached).
Okuyama et al., “Water-Related Threshold Voltage Instability Of Polysilicon TFT's,” IEDM 93, 1993, pp. 527-530.
Takemura Yasuhiko
Teramoto Satoshi
Nixon & Peabody LLP
Robinson Eric J.
Semiconductor Energy Laboratory Co,. Ltd.
LandOfFree
Semiconductor device and a manufacturing method for the same does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor device and a manufacturing method for the same, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device and a manufacturing method for the same will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2835630