Critical area computation of composite fault mechanisms...

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000, C716S030000

Reexamination Certificate

active

07404159

ABSTRACT:
Disclosed is a method that determines critical areas associated with different types of fault mechanisms in an integrated circuit design. The invention does this by constructing individual Voronoi diagrams for critical areas of individual fault mechanisms and a composite Voronoi diagram based on the individual Voronoi diagrams. The invention computes the critical area for composite fault mechanisms of the integrated circuit design based on the composite Voronoi diagram.

REFERENCES:
patent: 6178539 (2001-01-01), Papadopoulou et al.
patent: 6202181 (2001-03-01), Ferguson et al.
patent: 6247853 (2001-06-01), Papadopoulou et al.
patent: 6317859 (2001-11-01), Papadopoulou et al.
patent: 6738954 (2004-05-01), Allen et al.
patent: 6948141 (2005-09-01), Satya et al.
patent: 7143371 (2006-11-01), Allen et al.
patent: 7260790 (2007-08-01), Allen et al.
patent: 2001/0003427 (2001-06-01), Ferguson et al.
patent: 2002/0156550 (2002-10-01), Langford
patent: 2004/0096092 (2004-05-01), Ikeda
patent: 2005/0021234 (2005-01-01), Han
patent: 2005/0108669 (2005-05-01), Shibuya
patent: 2005/0168731 (2005-08-01), Shibuya et al.
patent: 2005/0172247 (2005-08-01), Allen et al.
patent: 2005/0240839 (2005-10-01), Allen et al.
patent: 2006/0150130 (2006-07-01), Papadopoulou et al.
Papadopoulou et al., “Critical Area Computation Via Voronoi Diagrams,” IEEE Trans. Computer Aided Design, vol. 18, pp. 463-474, 1999.
Papadopoulou et al., “Critical Area Computation For Missing Material Defects in VLSI Circuits,” IEEE Trans. Trans. Semiconduct. Manufact., vol. 20, pp. 583-597, 2001.
Papadopoulou et al., “Critical Area Computation- A New Approach,” Proc. International Symposium on Physical Design, pp. 89-94, 1998.
Heng et al., “VLSI Yield Enhancement Techniques Through Layout Modification”, IBM T.J. Watson Research Center, pp. 1-15, 2000.
Venkataraman et al., “Trade-Offs Between Yield and Reliability Enhancement”, Proc. Of 1996 IEEE National Symp. On Defect and Fault Tolerance in VLSI Systems, pp. 67-75, 1996.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Critical area computation of composite fault mechanisms... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Critical area computation of composite fault mechanisms..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Critical area computation of composite fault mechanisms... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2811535

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.