Methods and apparatus for decreasing soft errors and cell...

Static information storage and retrieval – Systems using particular element – Flip-flop

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

07372720

ABSTRACT:
Methods and apparatus are provided for decreasing soft errors and cell leakage in integrated circuit structures. The structures of the invention preferably include memory cells that utilize thin-film transistors (“TFTs”) for the pull-up and pull-down transistors, and well as for the pass-gates. These TFTs preferably include features such as ion implants and a dielectric with a high dielectric constant “K.” In addition to reducing soft errors and cell leakage, the invention preferably provides other benefits such as low cell area and scalability.

REFERENCES:
patent: 4513167 (1985-04-01), Brandstetter
patent: 5581501 (1996-12-01), Sansbury et al.
patent: 5594267 (1997-01-01), Ema et al.
patent: 5739564 (1998-04-01), Kosa et al.
patent: 5812450 (1998-09-01), Sansbury et al.
patent: 5904512 (1999-05-01), Chang et al.
patent: 5940852 (1999-08-01), Rangasayee et al.
patent: 6028787 (2000-02-01), Sansbury et al.
patent: 6058452 (2000-05-01), Rangasayee et al.
patent: 6093597 (2000-07-01), Hayashi
patent: 6115312 (2000-09-01), Jefferson et al.
patent: 6172900 (2001-01-01), Mejia
patent: 6251713 (2001-06-01), Chan et al.
patent: 6259643 (2001-07-01), Li
patent: 6269020 (2001-07-01), Turner
patent: 6323072 (2001-11-01), Shunpei et al.
patent: 6353551 (2002-03-01), Lee
patent: 6368514 (2002-04-01), Metzler
patent: 6501692 (2002-12-01), Melanson et al.
patent: 6737712 (2004-05-01), Hashimoto et al.
patent: 6876572 (2005-04-01), Turner
patent: 6934182 (2005-08-01), Chan et al.
patent: 2001/0028059 (2001-10-01), Emma et al.
patent: 2002/0053672 (2002-05-01), Shunpei et al.
patent: 2004/0113207 (2004-06-01), Hsu et al.
patent: 2004/0155281 (2004-08-01), Kenichi et al.
patent: 2005/0111251 (2005-05-01), Liaw
patent: 0 357 980 (1990-03-01), None
International Search Report, issued Jul. 5, 2006 in counterpart international application No. PCT/US2006/002726.
U.S. Appl. No. 10/883,091, filed Jul. 1, 2004, Sidhu et al.
Y.H. Kim, et al., “High-Performance Ultralow-Temperature Polycrystalline Silicon TFT Using Sequential Lateral Solidification,”IEEE Electron Device Letters, vol. 25, No. 8, Aug. 2004.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Methods and apparatus for decreasing soft errors and cell... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Methods and apparatus for decreasing soft errors and cell..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods and apparatus for decreasing soft errors and cell... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2796128

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.