Embedded strain layer in thin SOI transistors and a method...

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – On insulating substrate or layer

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S149000, C438S150000, C438S300000, C257SE21626, C257SE21428

Reexamination Certificate

active

07399663

ABSTRACT:
By forming a deep recess through the buried insulating layer and re-growing a strained semiconductor material, an enhanced strain generation mechanism may be provided in SOI-like transistors. Consequently, the strain may also be efficiently created by the embedded strained semiconductor material across the entire active layer, thereby significantly enhancing the performance of transistor devices, in which two channel regions may be defined.

REFERENCES:
patent: 6642133 (2003-11-01), Roberds et al.
patent: 7078742 (2006-07-01), Lin et al.
patent: 7144785 (2006-12-01), Dakshina-Murthy et al.
patent: 7227205 (2007-06-01), Bryant et al.
patent: 7238580 (2007-07-01), Orlowski et al.
patent: 7335929 (2008-02-01), Lin et al.
patent: 2003/0057416 (2003-03-01), Currie et al.
patent: 2004/0104447 (2004-06-01), Kim et al.
patent: 2004/0108559 (2004-06-01), Sugii et al.
patent: 2004/0188760 (2004-09-01), Skotnicki et al.
patent: 2005/0035470 (2005-02-01), Ko et al.
patent: 2005/0082531 (2005-04-01), Rim
patent: 2005/0116290 (2005-06-01), De Souza et al.
patent: 2005/0156202 (2005-07-01), Rhee et al.
patent: 2006/0115941 (2006-06-01), Shin
patent: 1 734 568 (2006-06-01), None
patent: 2004/001798 (2003-12-01), None
patent: 2006/052379 (2006-05-01), None
International Search Report Dated Feb. 9, 2007.
Malgorzata Jurczak, et al. “Silicon-on-Nothing (SON)—and Innovative Process for Advanced CMOS” IEEE Transactions on Electron Devices, vol. 47, No. 11, Nov. 2000.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Embedded strain layer in thin SOI transistors and a method... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Embedded strain layer in thin SOI transistors and a method..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Embedded strain layer in thin SOI transistors and a method... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2762013

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.