Method and apparatus for a wafer level system

Active solid-state devices (e.g. – transistors – solid-state diode – Test or calibration structure

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S207000, C257S679000, C257S531000

Reexamination Certificate

active

06175124

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Technical Field
The invention relates to an improved data processing system. More specifically, the invention relates to a semiconductor data processing system. Still more specifically, the invention relates to a data processing system using a wafer scale integrated circuit device.
2. Description of the Related Art
In manufacturing integrated circuits, one difficulty that manufacturers of integrated circuits are faced with is that with increasing functionality of integrated circuits, an increase of the complexity of the packaging required to provide mechanical protection and an interface for power and signals between the integrated circuit encapsulated in a package and other integrated circuits in other packages. Along with the increasing complexity of the package comes a problem with radiating waste heat generated by the die containing the integrated circuit encapsulated in a package.
One approach employed by manufacturers is creating an integrated circuit system using an entire wafer, rather than separating dies in the wafer, encapsulating the dies in separate packages, and placing the packaged dies on a board to create the integrated circuit system. A wafer scale integrated circuit (WSIC) device is made up of an array of undiced chips or modules. These chips or modules could include, for example, data storage circuitry (DRAM, SDRAM, etc) or digital and analog data processing circuitry (digital signal processors, microprocessors, A/D converters, etc). The ability to practically fabricate wafer scale integrated circuits has been advanced by recent improvements in overall defect levels, or yield, and in the ability to perform such post processing steps as laser trimming and fusible links. See, for example, U.S. Pat. Nos. 5,576,554 and 5,126,828. Using these techniques, nonfunctional sites can be selectively disabled. Wafer scale integrated circuits enable circuitry that operates at faster speeds, and electronic systems that occupy smaller volumes.
Otsuka, et al (U.S. Pat. No. 4,965,653) discusses several practical problems encountered in wafer scale integration. Wafer scale integrated circuits call for a significant increase in the number of data input and output channels. These are conventionally delivered using mechanical wire connections. These large number of mechanical connections, especially when compounded with an increased circuit area, gives rise to physical stresses and strains, which can deleteriously effect the delicate silicon or GaAs crystal structure.
Often the data and power wire connections are made with ball bonds, and are very large relative to other circuit feature sizes. Further, these bond pads must be made even larger than necessary, to allow for mechanical alignment tolerances in the ball bonding process. Thus, the use of a large number of wire connections provides an inefficient use of the wafer since semiconductor which could be used for logic circuitry is devoted to mechanical interconnects.
Thermal management issues also become more difficult as the area of the integrated circuitry grows. Thus heat removal becomes a challenge in wafer scale integrated circuits. If the device is insufficiently cooled, the operational characteristics deteriorate.
Therefore it would be advantageous to have an improved wafer scale integrated circuit device with improved packaging.
SUMMARY OF THE INVENTION
It is one object of the present invention to provide an improved wafer scale integrated circuit device.
It is another object of the present invention is to eliminate ball bond type connections to and from the wafer and thereby reduce stresses in the wafer and to eliminate wasted area.
It is yet another object of the present invention to allow for improved thermal management, by separating the electrical conduction from the thermal conduction. More efficient schemes for heat removal may be used because of this invention.
It is an additional another object of the present invention to allow improved electrical isolation of the wafer scale integrated circuitry.
The present invention provides an improved wafer scale integrated circuit is described which includes non-contact power and data transmission coupling. Wireless power and data coupling reduces the mechanical stresses and strains on the wafer, and makes better use of the wafer area. An additional benefit comes from allowing better heat transfer management. In one embodiment, power is provided by inductive coupling. Data flow into and out of the wafer is accomplished optically, using optical detectors to receive and light emitting diodes to transmit. Multiple devices are integrated onto the semiconductor wafer. Systems may be incorporated using the traditional die sites. Connections between systems are made in the space between die sites.
The present invention achieves these objects along with other object that will become apparent in the following description a preferred embodiment of the present invention.


REFERENCES:
patent: 4732446 (1988-03-01), Gipson et al.
patent: 4795898 (1989-01-01), Bernstein et al.
patent: 4826272 (1989-05-01), Pimpinella et al.
patent: 4965653 (1990-10-01), Otsuka et al.
patent: 4999742 (1991-03-01), Stampfli
patent: 5170269 (1992-12-01), Lin et al.
patent: 5268973 (1993-12-01), Jenevein
patent: 5394490 (1995-02-01), Kato et al.
patent: 5399847 (1995-03-01), Droz
patent: 5500540 (1996-03-01), Jewell et al.
patent: 5576554 (1996-11-01), Hsu
patent: 5629838 (1997-05-01), Knight et al.
patent: 5946198 (1999-08-01), Hoppe et al.
patent: 6052498 (2000-04-01), Paniccia
patent: 4138131 (1993-04-01), None
patent: 02806 (1987-05-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and apparatus for a wafer level system does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and apparatus for a wafer level system, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for a wafer level system will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2556466

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.