Electrical computers and digital processing systems: memory – Storage accessing and control – Hierarchical memories
Patent
1996-12-02
2000-04-18
Auve, Glenn A.
Electrical computers and digital processing systems: memory
Storage accessing and control
Hierarchical memories
395308, G06F 1208
Patent
active
060527625
ABSTRACT:
In multi-processor systems which have separated the system bus from the I/O bus, a Shadow Directory is introduced into the memory controller for reducing bottlenecks that occur from the processors snooping data cache in the I/O devices residing on the I/O bus. This Shadow Directory is advantageously employed in a system, such as the PowerPc architecture which distinguishes between the types of data that can be cached in I/O devices. The Shadow Directory uses two First In First Out (FIFO) stacks for two different types of data. These FIFO stacks are then used for addresses placed on the system bus and I/O bus in order to reduce snoop latency times.
REFERENCES:
patent: 5025365 (1991-06-01), Mathur et al.
patent: 5175833 (1992-12-01), Yarkoni et al.
patent: 5325503 (1994-06-01), Stevens et al.
patent: 5339399 (1994-08-01), Lee et al.
patent: 5345576 (1994-09-01), Lee et al.
patent: 5355467 (1994-10-01), MacWilliams et al.
patent: 5377345 (1994-12-01), Chang et al.
patent: 5398325 (1995-03-01), Chang et al.
patent: 5446863 (1995-08-01), Stevens et al.
patent: 5448742 (1995-09-01), Bhattacharya
patent: 5623632 (1997-04-01), Liu et al.
patent: 5659708 (1997-08-01), Arimilli et al.
patent: 5673414 (1997-09-01), Amini et al.
TDB, "DEMI Cache Management Policy for a Coherent DMA Cache on a Snooping Memory Bus", vol. 37, No. 06A, Jun. 1994, pp. 241-242.
TDB ,"Initialization of I/O Subsystems According to Cache Technique", vol. 37, No. 02B, Feb. 1994, pp. 365-366.
TDB, "Arbitration for a PowerPC CPU Bus/PCI Bus System", vol. 38, No. 05, May 1995, pp. 411-412.
TDB, "Improved Cache Performance for Personal Computers", vol. 37, No. 11, Nov. 1994, pp. 279-281.
TDB, "Two Ported Memory Controller for High Speed CPUs", vol. 36, No. 10, Oct. 1993, p. 135.
Arimilli Ravi Kumar
Kaiser John Michael
Maule Warren Edward
Auve Glenn A.
Henkler Richard A.
International Business Machines Corp.
LandOfFree
Method and apparatus for reducing system snoop latency does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for reducing system snoop latency, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for reducing system snoop latency will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2345390