Shallow trench isolation

Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Grooved and refilled with deposited dielectric material

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438436, 438435, 438433, 438427, 438424, 438401, 438296, 257510, H01L 2176, H01L 2900

Patent

active

061469750

ABSTRACT:
The specification describes a dual patterned polish stop layer technique for shallow trench isolation. The shallow trenches are formed by etching trenches in a semiconductor substrate wafer, backfilling with oxide, and polishing by chemical-mechanical polishing (CMP) to produce a planar, trench isolated, wafer. To ensure planarity of the wafer after CMP, and avoid dishing of the field oxide, a dual silicon nitride polish stop layer is used. The first polish stop layer is applied selectively to protect the active device regions, and the second polish stop layer is applied selectively to protect the field oxide regions.

REFERENCES:
patent: 5362669 (1994-11-01), Boyd et al.
patent: 6001706 (1999-12-01), Tan et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Shallow trench isolation does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Shallow trench isolation, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Shallow trench isolation will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2064742

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.