Apparatus and method for reducing the cache miss penalty in a vi

Electrical computers and digital processing systems: memory – Address formation – Address mapping

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

711213, G06F 1208

Patent

active

059000228

ABSTRACT:
An apparatus and method for reducing the cache miss penalty in a virtual memory system is provided. The virtual memory system includes a processor core which generates virtual addresses and a cache configured to supply information in response to receipt of physical addresses. The apparatus includes a logical-to-physical translation unit which converts the virtual addresses generated by the processor core to physical addresses. The logical-to-physical translation unit includes an accurate translation unit, a speculative translation unit, and a comparing unit. The accurate translation unit accurately converts logical addresses to physical addresses. The speculative translation unit generates and transmits a speculative physical address to the cache before the accurate translation unit completes generation of the accurate physical address. When the accurate translation unit completes generation of the accurate physical address, the comparing unit compares the accurate physical address with the speculative physical address. If the accurate physical address does not match the speculative physical address, the transmission of the speculative physical address to the cache is aborted, and the accurate physical address is transmitted to the cache.

REFERENCES:
patent: 4400774 (1983-08-01), Toy
patent: 5305444 (1994-04-01), Becker et al.
patent: 5392410 (1995-02-01), Liu
Patterson et al., Computer Architecture A Quantitative Approach, Morgan Kaufmann Publishers, Inc., 1990, pp. 432-438, 454-474.
White, et al, "How Computers Work, A Detailed Look at What's Going on Inside Your PC and Peripherals," PC/Computing, Feb. 1993, pp. 282-309.
International Search Report EP 95 30 0714 dated Jun. 07, 1995.
White, et al, "RAM Cache--Speedy Memory on the Motherboard Makes Standard RAM Seem Even Faster" PC/Computing, Mar. 1993, pp. 262-270.
Power PC 601 RISC Microprocessor User's Manual, Motorola Inc., 1993, pp. 1-7 though 1-8, 1-28, 6-1 through 6-16.
Computer Architecture A Quantitative Approach (1990), Patterson et al, San Mateo, pp. 432-460, published by Morgan Kaufmann Publishers, Inc., California.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Apparatus and method for reducing the cache miss penalty in a vi does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Apparatus and method for reducing the cache miss penalty in a vi, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Apparatus and method for reducing the cache miss penalty in a vi will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1867406

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.