Error detection/correction and fault detection/recovery – Pulse or data error handling – Replacement of memory spare location – portion – or segment
Patent
1997-05-07
1999-11-16
Beausoliel, Jr., Robert W.
Error detection/correction and fault detection/recovery
Pulse or data error handling
Replacement of memory spare location, portion, or segment
714 7, 365201, G11C 2900, G11C 700, G06F 1100
Patent
active
059876328
ABSTRACT:
A test method for a memory device wherein failures that may only occur under specified worst-case conditions are converted to hard functional failures. These locations are subsequently detected and remapped by built-in self test (BIST) and built-in self-repair (BISR) circuitry. First, a test suite is performed on a memory array which includes redundant row and column locations. Typically, this test suite is performed under conditions which are most likely to induce failure. Row and column locations that are determined to be malfunctioning are scanned out of the memory device, along with the number of available redundant rows and columns. If there are sufficient redundant locations, the failing rows and columns are permanently disabled by blowing each of the corresponding fuse links. When power is subsequently applied to the memory device, BIST will detect rows and columns, including those permanently disabled, with hard functional failures. Accesses to these locations may then be redirected by BISR circuitry. The test suite may then be re-executed, and the device deemed defective if additional errors are found. Rows and columns in the memory array that are prone to failure are thus never enabled. Additionally, the BIST and BISR circuitry provides the ability to verify basic memory functionality and remap failing addresses on each application of power to the device. Test coverage of the memory array is advantageously increased.
REFERENCES:
patent: 4543594 (1985-09-01), Mohsen et al.
patent: 5577050 (1996-11-01), Bair et al.
patent: 5668818 (1997-09-01), Bennett et al.
patent: 5764878 (1998-06-01), Kablanian et al.
patent: 5841709 (1998-11-01), McClure
Irrinki V. Swamy
Wik Thomas R.
Beausoliel, Jr. Robert W.
Kivlin B. Noel
LSI Logic Corporation
Shaw Brian H.
LandOfFree
Method of testing memory operations employing self-repair circui does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of testing memory operations employing self-repair circui, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of testing memory operations employing self-repair circui will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1338849