On chip error detection circuit

Miscellaneous active electrical nonlinear devices – circuits – and – Specific signal discriminating without subsequent control – By amplitude

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

327 81, 327143, G01R 1900, H03L 700

Patent

active

055657990

ABSTRACT:
A memory cell system is disclosed with properties of asymmetrical operation such that the occurrence of memory error due to certain environmental disturbances is detectable. The asymmetry of operation can be adjusted to set the level at which the disturbance is detected. Detection of memory error in the system can be used to shut off access to an associated memory array in order to prevent error in the array.

REFERENCES:
patent: 4142118 (1979-02-01), Guritz
patent: 4309627 (1982-01-01), Tabata
patent: 4789825 (1988-12-01), Carelli et al.
patent: 5144159 (1992-09-01), Frisch et al.
patent: 5329171 (1994-07-01), Shimizu et al.
patent: 5343086 (1994-08-01), Fung et al.
patent: 5469081 (1995-11-01), Horita et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

On chip error detection circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with On chip error detection circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and On chip error detection circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1249261

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.