Self-refreshed capacitor memory cell

Static information storage and retrieval – Read/write circuit – Data refresh

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365189, G11C 1300

Patent

active

042926777

ABSTRACT:
This invention involves a capacitor memory cell (C.sub.S) of, typically the metal-oxide-semiconductor (MOS) capacitor type, which is accessed for reading and writing by means of an access network connected to the memory cell through a gating transistor (T.sub.1), and which is provided with an independent refresh network for maintaining the memory state of the cell in the absence of an access writing signal. The refresh network includes a pair of MOSFET (Metal Oxide Semiconductor Field-Effect Transistors) transistors (T.sub.2, T.sub.3) connected between the MOS capacitor and an A.C. refresh line which is independent of the electrical access network. Either a "full" or "empty" capacitor memory state, binary digital 1 or 0, respectively, is maintained without the need for interrupting the reading and writing of the MOS capacitor.

REFERENCES:
patent: 4203159 (1980-05-01), Wanlass

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Self-refreshed capacitor memory cell does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Self-refreshed capacitor memory cell, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Self-refreshed capacitor memory cell will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1236844

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.