Circuit and method of erasing a nonvolatile semiconductor memory

Static information storage and retrieval – Floating gate – Particular biasing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518524, G11C 1604

Patent

active

059912030

ABSTRACT:
A system capable of stabilizing a tight distribution of threshold voltages of erased flash EEPROM memory cells within a fast time period includes at least one memory cell having source, channel and drain regions on a semiconductor substrate, a floating gate over the channel region on a tunnel oxide layer and a control gate over the floating gate, and a circuit for converging the threshold voltage of an erased memory cell to within a predetermined voltage range. The circuit includes: a driving circuit for applying a first voltage to the control gate and a second voltage between the source and drain regions during the self-convergence operation; and a backbias generator for applying a backbias voltage to the substrate so as to generate hot electrons/holes in the channel region and to inject ones of the hot electrons/holes into the floating gate during the self-convergence operation.

REFERENCES:
patent: 4432075 (1984-02-01), Eitan
patent: 5295107 (1994-03-01), Okazawa et al.
patent: 5511022 (1996-04-01), Yim et al.
patent: 5521867 (1996-05-01), Chen et al.
patent: 5557565 (1996-09-01), Kaya et al.
IEEE Tech. Dig. IEDM, pp. 307-310, 1991, "A Self-Convergence Erasing Scheme For A Simple Stacked Gate Flash Eeprom". Sep., 1991.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Circuit and method of erasing a nonvolatile semiconductor memory does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Circuit and method of erasing a nonvolatile semiconductor memory, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Circuit and method of erasing a nonvolatile semiconductor memory will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1229637

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.