Wafer-level package having test terminal

Active solid-state devices (e.g. – transistors – solid-state diode – Test or calibration structure

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S620000, C257S784000, C257S786000, C257S698000, C257S696000, C257S211000, C257S208000, C257S203000, C257S207000, C324S765010, C324S073100, C324S537000, C324S1540PB

Reexamination Certificate

active

07071487

ABSTRACT:
A wafer-level package includes a semiconductor wafer having at least one semiconductor chip circuit forming region each including a semiconductor chip circuit each provided with test chip terminals and non test chip terminals, at least one external connection terminal, at least one redistribution trace provided on the semiconductor wafer, at least one testing member, and an insulating material. A first end of the redistribution trace is connected to one of the test chip terminals and a second end of said redistribution trace is extended out to a position offset from the chip terminals. The testing member is provided in an outer region of the semiconductor chip circuit forming region, and the second end of the redistribution trace is connected to the testing member.

REFERENCES:
patent: 4961053 (1990-10-01), Krug
patent: 5059899 (1991-10-01), Farnworth et al.
patent: 5323051 (1994-06-01), Adams et al.
patent: 5342999 (1994-08-01), Frei et al.
patent: 5366906 (1994-11-01), Wojnarowski et al.
patent: 5489538 (1996-02-01), Rostoker et al.
patent: 5532174 (1996-07-01), Corrigan
patent: 5535101 (1996-07-01), Miles et al.
patent: 5654588 (1997-08-01), Dasse et al.
patent: 5696404 (1997-12-01), Murari et al.
patent: 5808947 (1998-09-01), McClure
patent: 5858815 (1999-01-01), Heo et al.
patent: 5956567 (1999-09-01), Tomita
patent: 6008523 (1999-12-01), Narayan et al.
patent: 6043109 (2000-03-01), Yang et al.
patent: 6127729 (2000-10-01), Fukuda
patent: 6204074 (2001-03-01), Bertolet et al.
patent: 6358833 (2002-03-01), Akram et al.
patent: 6396300 (2002-05-01), Loughmiller et al.
patent: 6410936 (2002-06-01), Hongo
patent: 6427222 (2002-07-01), Shau
patent: 6429675 (2002-08-01), Bell
patent: 6436802 (2002-08-01), Khoury
patent: 6563330 (2003-05-01), Maruyama et al.
patent: 6744067 (2004-06-01), Farnworth et al.
patent: 2001/0024118 (2001-09-01), Farnworth et al.
patent: 2002/0158326 (2002-10-01), Furuya et al.
patent: 1249534 (2000-04-01), None
patent: 0 405 586 (1991-01-01), None
patent: 0 810 659 (1997-12-01), None
patent: 59-52860 (1984-03-01), None
patent: 6-69298 (1994-03-01), None
patent: 7-263508 (1995-10-01), None
patent: 8-227921 (1996-09-01), None
patent: 9-55411 (1997-02-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Wafer-level package having test terminal does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Wafer-level package having test terminal, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Wafer-level package having test terminal will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3537828

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.