Semiconductor device manufacturing: process – Packaging or treatment of packaged semiconductor – Making plural separate devices
Reexamination Certificate
2007-04-25
2010-10-05
Brewster, William M (Department: 2823)
Semiconductor device manufacturing: process
Packaging or treatment of packaged semiconductor
Making plural separate devices
C438S106000, C438S121000, C438S122000, C438S124000, C257S693000, C257S037000, C257SE21502, C257SE23010
Reexamination Certificate
active
07807508
ABSTRACT:
A method is provided for fabricating a unit including a semiconductor element such as a sensor unit, e.g., for optical imaging. A semiconductor element has plurality of conductive features exposed at the front surface and semiconductive or conductive material exposed at at least one of the front and rear surfaces. At least some of the conductive features are insulated from the exposed semiconductive or conductive material. By electrodeposition, an insulative layer is formed to overlie the at least one of exposed semiconductive material or conductive material. Subsequently, a plurality of conductive contacts and a plurality of conductive traces are formed overlying the electrodeposited insulative layer, the conductive traces connecting the conductive features to the conductive contacts on the rear surface. The unit can be incorporated in a camera module having an optical element in registration with an imaging area of the semiconductor element.
REFERENCES:
patent: 3699029 (1972-10-01), Bell et al.
patent: 5455455 (1995-10-01), Badehi
patent: 5547906 (1996-08-01), Badehi
patent: 5716759 (1998-02-01), Badehi
patent: 6235141 (2001-05-01), Feldman et al.
patent: 6307261 (2001-10-01), Val et al.
patent: 6329708 (2001-12-01), Komiyama et al.
patent: 6590291 (2003-07-01), Akagawa et al.
patent: 6777767 (2004-08-01), Badehi et al.
patent: 6835599 (2004-12-01), Kuan et al.
patent: 6891256 (2005-05-01), Joshi et al.
patent: 6927156 (2005-08-01), Mathew
patent: 6972214 (2005-12-01), Kuan et al.
patent: 6977431 (2005-12-01), Oh et al.
patent: 7030010 (2006-04-01), Farnworth et al.
patent: 7033664 (2006-04-01), Zilber et al.
patent: 7057273 (2006-06-01), Harnden et al.
patent: 7372141 (2008-05-01), Karnezos et al.
patent: 2003/0062601 (2003-04-01), Harnden et al.
patent: 2003/0230805 (2003-12-01), Noma et al.
patent: 2004/0150097 (2004-08-01), Gaynes et al.
patent: 2005/0079721 (2005-04-01), Buerger et al.
patent: 2005/0104187 (2005-05-01), Polsky et al.
patent: 2005/0145998 (2005-07-01), Harnden et al.
patent: 2005/0215042 (2005-09-01), Hille et al.
patent: 2005/0258549 (2005-11-01), Mathew
patent: 1471571 (2004-10-01), None
patent: 2854498 (2004-11-01), None
patent: 2005-197942 (2005-10-01), None
Aksenton Yulia
Dayan Avi
Grinman Andrey
Hazanovich Felix
Hecht Ilya
Baptiste Wilner Jean
Brewster William M
Lerner David Littenberg Krumholz & Mentlik LLP
Tessera Technologies Hungary Kft.
LandOfFree
Wafer-level fabrication of lidded chips with... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Wafer-level fabrication of lidded chips with..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Wafer-level fabrication of lidded chips with... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4177055