Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Patent
1992-10-05
1994-11-15
Prenty, Mark V.
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
257304, 257330, 257334, 257622, H01L 2968, H01L 2906
Patent
active
053650972
ABSTRACT:
Vertical epitaxial SOI transistors and memory cells are disclosed. The devices are formed completely within a substrate trench and have a bulk channel epitaxially grown on an exposed surface of the substrate within the trench. The bulk channel is disposed proximate to a transistor gate electrode such that an inversion layer is formed therein when the gate electrode is appropriately biased. Back biasing of the bulk region is accomplished through the substrate. In the transistor embodiment, a first node diffusion and a second node diffusion are disposed at opposite ends of the bulk channel. In a memory cell configuration the access transistor is disposed above a trench storage node, which electrically connects with the transistor's second node diffusion. Arrays of the trench transistors and trench memory cells are also described. Further, fabrication methods for the various structures disclosed are presented. A novel wiring approach to construction of bit lines in a cell array is also set forth.
REFERENCES:
patent: 4649625 (1987-03-01), Lu
patent: 4651184 (1987-03-01), Malhi
patent: 4672410 (1987-06-01), Miura et al.
patent: 4673962 (1987-06-01), Chatterjee et al.
patent: 4683486 (1987-07-01), Chatterjee
patent: 4686552 (1987-08-01), Teng et al.
patent: 4704705 (1987-11-01), Womack
patent: 4713678 (1987-12-01), Womack et al.
patent: 4728623 (1988-03-01), Lu et al.
patent: 4769786 (1988-09-01), Garnache et al.
patent: 4791463 (1988-12-01), Malhi
patent: 4797373 (1989-01-01), Malhi et al.
patent: 4801988 (1989-01-01), Kenney
patent: 4816884 (1989-03-01), Hwang et al.
patent: 4824793 (1989-04-01), Richardson et al.
patent: 4829017 (1989-05-01), Malhi
patent: 4830978 (1989-05-01), Teng et al.
patent: 4833094 (1989-05-01), Kenney
patent: 4845537 (1989-07-01), Nishimura et al.
patent: 4845539 (1989-07-01), Inoue
patent: 4864374 (1989-09-01), Banerjee
patent: 4873205 (1989-10-01), Critchlow et al.
patent: 4907047 (1990-03-01), Kato et al.
patent: 5208657 (1993-05-01), Chatterjee et al.
patent: 5216266 (1993-06-01), Ozaki
patent: 5225697 (1993-07-01), Malhi et al.
Jambotkar, "Compact One-Device Dynamic RAM Cell with High Storage Capacitance", IBM Technical Disclosure Bulletin, vol. 27, No. 2, pp. 1313-1320, 1984.
Smeltzer, "Epitaxial Deposition of silicon in Deep Grooves", Solid-State Science and Technology, vol. 122, No. 12, pp. 1666-1671, 1975.
El-Kareh et al., "CMOS Inverter Structure", IBM Technical Disclosure Bulletin, vol. 27, No. 12, pp. 7046-7048, 1985.
Richardson et al., "A Trench Transistor Cross-Point DRAM Cell", IEEE, pp. 714-717, 1985.
Rao et al., "Trench Capacitor Design Issues in VLSI DRAM Cells", IEEE, pp. 140-143, 1986.
Bergendahl et al., "Self-Aligned Polycide Bit Line Structure", vol. 30, No. 12, pp. 109-110, 1988.
Bronner et al., "Expitaxy Over Trench Technology for ULSI DRAMs", 1988 Symposium on VLSI Technology--Digest of Technical Papers, pp. 21-22, 1988.
Lu et al., "Three-Dimensional Single-Crystal Dynamic RAM Cell", IBM Technical Disclosure Bulletin, vol. 31, No. 12, pp. 302-305, 1989.
Lu et al., "Vertical Conducting Connection to a Poly-Si Tench in Si", IBM Technical Disclosure Bulletin, vol. 31, No. 12, pp. 310-312, 1989.
Kenney, "Spacer-Defined Strap", IBM Technical Disclosure Bulletin, vol. 32, No. 4B, pp. 321-322, 1989.
Kenney, "Post Diffusion Insulation", IBM Technical Disclosure Bulletin, vol. 32, No. 5B, pp. 384-385, 1989.
"Trench-Based Memory Cell Storage Node Dielectric Protection During Reactive Ion Etch of a Trench Bottom", IBM Technical Disclosure Bulletin, vol. 29, No. 3, pp. 1347-1348, 1986.
Kubota et al., "A New Soft-Error Immune DRAM Cell With a Transistor on a Lateral Epitaxial Silicon Layer (Tote Cell)", IEEE, pp. 344-347, 1987.
International Business Machines - Corporation
Prenty Mark V.
LandOfFree
Vertical epitaxial SOI transistor, memory cell and fabrication m does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Vertical epitaxial SOI transistor, memory cell and fabrication m, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Vertical epitaxial SOI transistor, memory cell and fabrication m will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1099602