Vertical bipolar semiconductor power transistor with an...

Semiconductor device manufacturing: process – Forming bipolar transistor by formation or alteration of...

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S370000, C438S363000, C438S357000, C438S442000, C438S526000, C257S378000, C257S565000, C257S592000

Reexamination Certificate

active

06297118

ABSTRACT:

TECHNICAL FIELD
The present invention relates to a vertical bipolar semiconductor power transistor with optimization of the base-to-emitter potential difference.
BACKGROUND OF THE INVENTION
A bipolar transistor of the vertical type is known for example from EPA-0 632 505, and is described hereinafter with reference to FIG.
1
. In detail, on a substrate
1
of monocrystalline silicon of N type, there is grown a first epitaxial layer
2
, also of N type, but with a lower concentration of doping agent than the substrate
1
. On the surface of the first epitaxial layer
2
there is formed, by means of ion implantation and subsequent diffusion steps, a base buried region
3
, of P type, and on the latter, an emitter buried region
4
, of N type, of which the portion which forms an emitter finger of the interdigitized structure can be seen in full in the
FIG. 1. A
second epitaxial layer
9
of N type is grown on the first epitaxial layer
2
Then, inside the second epitaxial layer
9
, there is formed by ion implantation and a subsequent diffusion step, a sinker or deep base region
6
, of P type, with a comb shape, the fingers of which surround the emitter fingers and reach the base buried region
3
, forming the surface contacts of the transistor base region.
Subsequently, through the second epitaxial layer
9
there are provided sinker emitter regions
5
and
5
a
, which are respectively peripheral and central, of N type, which reach the emitter buried region
4
, and form the surface contacts of the emitter region of the transistor, with predetermined dimensions and resistivity, such as to form balancing resistors. In particular, the sinker peripheral regions of the emitter
5
extend onto the outer perimeter of the emitter fingers, whereas the sinker central regions of the emitter
5
a
extend to the centre of the fingers.
Subsequently, screen regions
7
, of P type, are provided in the second epitaxial layer
9
, inside regions delimited by the sinker peripheral emitter regions
5
and outside the sinker central emitter regions
5
a
. A comb-shaped surface region
8
, of N type, is then provided, the fingers of which extend inside the screen region
7
, such as to provide simultaneously a connection between the emitter regions
4
and
5
a
and the surface of the silicon chip, and distributed balancing resistors (ballast resistors) for the emitter. Therefore, the screen region
7
isolates electrically the fingers formed by the sinker emitter region
4
from the surface region
8
, with the exception of the central portion of the fingers.
Then, using known metallization and passivation techniques, on the front surface of the chip the electrodes of the base
10
, of the emitter
11
, and a metallization line
12
for biasing of the screen region
7
are provided, and on the rear of the chip the collector electrode
13
is provided.
This structure solves the problem of emitter currents which flow through the second epitaxial layer
9
delimited by the sinker peripheral emitter regions
5
, which reduce the safe operating area (SOA); however the structure described involves the existence of parasitic components (SCRs and transistors in series with the power transistor) which can be activated in specific conditions, jeopardizing the performance of the power transistor, and a photo lithographic step is required for forming the screen layer
7
, and an increased size owing to the presence of the metallization line
12
.
SUMMARY OF THE INVENTION
According to principles of the present invention, a power transistor is provided with a sinker base and an interdigitized geometry. The transistor has an emitter region in the form of a comb with fingers which extend inside a base region.


REFERENCES:
patent: 4315271 (1982-02-01), Roger
patent: 5369298 (1994-11-01), Honda et al.
patent: 5408124 (1995-04-01), Palara
patent: 5525826 (1996-06-01), Palara
patent: 0 322 040 A2 (1989-06-01), None
patent: 0 544 364 A2 (1993-06-01), None
patent: 0 632 505 A1 (1995-01-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Vertical bipolar semiconductor power transistor with an... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Vertical bipolar semiconductor power transistor with an..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Vertical bipolar semiconductor power transistor with an... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2586691

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.