Upgradable memory system with reconfigurable interconnect

Electrical computers and digital processing systems: memory – Storage accessing and control – Specific memory composition

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C711S004000, C711S100000, C711S168000, C711S170000, C711S212000, C710S300000, C710S301000, C710S302000, C710S303000, C710S304000, C710S305000, C710S306000, C710S100000, C710S104000, C710S038000, C365S052000, C365S063000

Reexamination Certificate

active

07577789

ABSTRACT:
Described are systems that employ configurable on-die termination elements that allow users to select from two or more termination topologies. One topology is programmable to support rail-to-rail or half-supply termination. Another topology selectively includes fixed or variable filter elements, thereby allowing the termination characteristics to be tuned for different levels of speed performance and power consumption. Termination voltages and impedances might also be adjusted.

REFERENCES:
patent: 4766538 (1988-08-01), Miyoshi
patent: 4985867 (1991-01-01), Ishii
patent: 5307469 (1994-04-01), Mann
patent: 5334962 (1994-08-01), Higgins
patent: 5394528 (1995-02-01), Kobayashi et al.
patent: 5530814 (1996-06-01), Wong
patent: 5559970 (1996-09-01), Sharma
patent: 5630106 (1997-05-01), Ishibashi
patent: 5652870 (1997-07-01), Yamasaki et al.
patent: 5655113 (1997-08-01), Leung
patent: 5717871 (1998-02-01), Hsieh
patent: 5717901 (1998-02-01), Sung et al.
patent: 5764590 (1998-06-01), Iwamoto
patent: 5787267 (1998-07-01), Leung
patent: 5793998 (1998-08-01), Copeland
patent: 5798998 (1998-08-01), Fukushima et al.
patent: 5801985 (1998-09-01), Roohparvar et al.
patent: 5831925 (1998-11-01), Brown
patent: 5852725 (1998-12-01), Yen
patent: 5893927 (1999-04-01), Hovis
patent: 5958033 (1999-09-01), Schubert et al.
patent: 5995379 (1999-11-01), Kyougoku
patent: 6034878 (2000-03-01), Osaka et al.
patent: 6038132 (2000-03-01), Tokunaga
patent: 6047347 (2000-04-01), Hansen et al.
patent: 6064585 (2000-05-01), Mori
patent: 6138185 (2000-10-01), Nelson
patent: 6141273 (2000-10-01), Ku et al.
patent: 6144576 (2000-11-01), Leddige
patent: 6144577 (2000-11-01), Hidaka
patent: 6191998 (2001-02-01), Reddy
patent: 6219785 (2001-04-01), Smith
patent: 6247084 (2001-06-01), Apostol, Jr.
patent: 6307769 (2001-10-01), Nuxoll
patent: 6404660 (2002-06-01), Perino et al.
patent: 6519669 (2003-02-01), Yanagisawa
patent: 6625687 (2003-09-01), Halbert et al.
patent: 6742098 (2004-05-01), Halbert et al.
patent: 6889304 (2005-05-01), Perego et al.
patent: 2002/0031035 (2002-03-01), Tsuji
patent: 2002/0053010 (2002-05-01), Piccirillo et al.
patent: 2003/0112675 (2003-06-01), Mukai et al.
patent: 2004/0019756 (2004-01-01), Ware et al.
patent: 0 887 737 (1998-12-01), None
patent: 2367400 (2002-04-01), None
patent: WO 91/16680 (1991-10-01), None
patent: WO 2004/111856 (2004-12-01), None
U.S. Appl. No. 09/797,099, filed Feb. 28, 2001, Perego et al.
Microsoft Computer Dictionary. Copyright 1999, Fourth Edition, p. 145.
Rynearson, John “VMEbus Daisy Chains.” Reprinted from the VITA Journal. Originally written in Mar. 1997, last pg. of article updated Sep. 15, 1999. 2 pgs.
Kurian, John, Lizy. “VaWiRAM: A Variable Width Random Access Memory Module.” 1995 IEEE, 9th International Conference on VLSI Design—1996. pp. 219-224.
Ware, Frederick A., Rambus, Inc., “Direct RDRAM 256/288-Mbit (512Kx16/18x32s) Data Sheet”, Preliminary Information, Document DL0060 Version 0.90, 1999, pp. 1-66.
Technical Brief, “GeForce3: Lightspeed Memory Architecture”, NVIDIA Corporation, pp. 1-9.
“The Authoritative Dictionary of IEEE Standards Terms,” Copyright 2000, IEEE Press, Seventh Edition, p. 252.
Satoh, Kisayasu et al., “A 209K-Transistor ECL Gate Array with RAM”, IEEE Journal of Solid-State Circuits, vol. 24, No. 5, Oct. 1989, pp. 1275-1281.
“Design Optimization Techniques for Double Data Rate SDRAM Modules.” Fairchild Semiconductor, Jul. 2000, 6 pages.
Masumoto, Rodney T., “Configurable On-Chip RAM Incorporated Into High Speed Logic Array”, Proceedings of the IEEE 1985 Custom Integrated Circuits Conference, May 20-23, 1985, pp. 240-243.
Kirihata, Toshiaki, et al., “A 390-mm2, 16-Bank, 1-Gb DDR SDRAM with Hybrid Bitline Architecture”, IEEE Journal of Solid-State Circuits, vol. 34, No. 11, Nov. 1999, pp. 1580-1588.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Upgradable memory system with reconfigurable interconnect does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Upgradable memory system with reconfigurable interconnect, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Upgradable memory system with reconfigurable interconnect will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4112440

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.