Electronic digital logic circuitry – Clocking or synchronizing of logic stages or gates – Field-effect transistor
Patent
1999-05-04
2000-11-21
Santamauro, Jon
Electronic digital logic circuitry
Clocking or synchronizing of logic stages or gates
Field-effect transistor
326 95, 326112, 326122, H03K 19096
Patent
active
061508489
ABSTRACT:
A two-phase dynamic logic circuit for complementary GaAs HIGFET fabrication processes has a precharge transistor connected between a precharge volt source and an output node of the logic circuit. The precharge transistor is controlled by a clock signal such that the output node precharges when the clock signal is low and is isolated from the precharge voltage source when the clock signal is high. An evaluate transistor connected to the output node and an NFET logic block has a first terminal connected to the evaluate transistor such that the evaluate transistor is between the NFET logic block and the output node. A second terminal of the logic block is connected to a voltage source and a data input terminal that is arranged to receive data input signals. The NFET logic block includes on or more transistor(s) is arranged to generate a logic value. The evaluate transistor is controlled by the clock signal such that when the clock signal is low, the output node is isolated form the NFET logic block, and when the clock signal is high, the logic value generated by the logic block is allowed to determine the voltage on the output node of the logic circuit. A pass-gate is arranged to receive an input signal and conditionally pass the input signal to the gate(s) of the transistor(s) in the NFET logic block under the control of the clock signal such that the input is allowed to influence the gate voltage of the evaluation transistor when the clock signal is low, but is not allowed to influence the gate voltage of the transistor(s) in the logic block when the clock signal is high.
REFERENCES:
patent: 4259595 (1981-03-01), Omori
patent: 4741003 (1988-04-01), Katanosaka
patent: 5289518 (1994-02-01), Nakao
patent: 5321399 (1994-06-01), Notani et al.
patent: 5675263 (1997-10-01), Gabara
Fouts Douglas Jai
Shehata Khaled Ali
Lincoln Donald E.
Santamauro Jon
The United States of America as represented by the Secretary of
LandOfFree
Two-phase dynamic logic circuits for gallium arsenide complement does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Two-phase dynamic logic circuits for gallium arsenide complement, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Two-phase dynamic logic circuits for gallium arsenide complement will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1261139