Triple polysilicon flash EEPROM arrays having a separate erase g

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

257319, H01L 29788

Patent

active

06028336&

ABSTRACT:
As part of a flash EEPROM array on a semiconductor substrate, erase gates are formed in individual trenches between rows of floating gates. The erase gate is positioned along one sidewall of the trench in a manner to be capacitively coupled with the floating gates of one of the rows adjacent the trench but spaced apart from the floating gates of the other row adjacent the trench. In this way, a separate erase gate is provided for each row of floating gates without increasing the size of the array. The erasure of each row can then be individually controlled. Two self-aligned methods of forming such an array are disclosed. One method involves forming a thick insulating layer along one sidewall of the trench and then filling a remaining space adjacent an opposite trench sidewall with polysilicon material forming an erase gate for the row of floating gates adjacent the other sidewall. A second method involves anisotropically etching a layer of polysilicon that is formed over the array in a manner to conform to the trench sidewalls, thereby separating the polysilicon layer into individual erase gates carried by the trench sidewalls.

REFERENCES:
patent: 5070032 (1991-12-01), Yuan et al.
patent: 5095344 (1992-03-01), Harari
patent: 5343063 (1994-08-01), Yuan et al.
patent: 5354702 (1994-10-01), Arima et al.
patent: 5534456 (1996-07-01), Yuan et al.
patent: 5739567 (1998-04-01), Wong

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Triple polysilicon flash EEPROM arrays having a separate erase g does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Triple polysilicon flash EEPROM arrays having a separate erase g, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Triple polysilicon flash EEPROM arrays having a separate erase g will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-522587

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.