Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design
Reexamination Certificate
2006-10-24
2006-10-24
Do, Thuan (Department: 2825)
Computer-aided design and analysis of circuits and semiconductor
Nanotechnology related integrated circuit design
C716S030000, C716S030000, C716S030000
Reexamination Certificate
active
07127695
ABSTRACT:
For use with a design database and a timing database, a computer implemented process for electronic design automation comprising: receiving a netlist that includes cells interconnected by circuit paths, wherein a plurality of the cells are scan cells connected in at least one scan chain; ordering the scan cells according to a prescribed scan cell ordering rule so as to produce a plurality of ordering relationships among scan cells; assigning respective weights from a first category of one or more weights to respective prescribed scan cell order relationships among scan cells of the netlist; assigning respective weights from a second category of one or more weights to prescribed circuit path relationships among cells of the netlist; and determining a physical placement of the cells of the netlist, including the scan cells, using a cost function that places the cells according to the assigned weights.
REFERENCES:
patent: 5337321 (1994-08-01), Ozaki
patent: 5504756 (1996-04-01), Kim et al.
patent: 5592493 (1997-01-01), Crouch et al.
patent: 5625630 (1997-04-01), Abramovici et al.
patent: 5661733 (1997-08-01), Schoessow
patent: 5696771 (1997-12-01), Beausang et al.
patent: 5703789 (1997-12-01), Beausang et al.
patent: 5717702 (1998-02-01), Stokes et al.
patent: 5812561 (1998-09-01), Giles et al.
patent: 5828579 (1998-10-01), Beausang
patent: 5831868 (1998-11-01), Beausang et al.
patent: 5903466 (1999-05-01), Beausang et al.
patent: 5943490 (1999-08-01), Sample
patent: 5949692 (1999-09-01), Beausang et al.
patent: 6012155 (2000-01-01), Beausang et al.
patent: 6067650 (2000-05-01), Beausang et al.
patent: 6088823 (2000-07-01), Ayres et al.
patent: 6106568 (2000-08-01), Beausang et al.
patent: 6141790 (2000-10-01), Beausang et al.
patent: 6148425 (2000-11-01), Bhawmik et al.
patent: 6195776 (2001-02-01), Ruiz et al.
patent: 6269463 (2001-07-01), Duggirala et al.
patent: 6393592 (2002-05-01), Peeters et al.
patent: 6405355 (2002-06-01), Duggirala et al.
patent: 6415426 (2002-07-01), Chang et al.
patent: 6434733 (2002-08-01), Duggirala et al.
patent: 6463560 (2002-10-01), Bhawmik et al.
patent: 6516431 (2003-02-01), Maeno
patent: 6539536 (2003-03-01), Singh et al.
patent: 6728917 (2004-04-01), Abramovici et al.
patent: 6954887 (2005-10-01), Wang et al.
C. J. Alpert et al., “Quadratic Placement Revisited”, IEEE Proceedings-Design Automation Conference, 1997, pp. 752-757.
M. A. Breuer, “A Class of Min-Cut Placement Algorithms”, IEEE Proceedings-14th Design Automation Conference, 1977, pp. 284-290.
U. Lauther, A Min-Cut Placement Algorithm for General Cell Assemblies Based on a Graph Representation, J. of Digital Systems, vol. IV, issue 1, 1980, pp. 21-34.
Ren-Song Tsay et al., “Proud: A Fast Sea-of-Gates Placement Algorithm”, 25 th ACM/IEEE Design Automation Conference, 1988, pp. 318-323.
Chen Ihao
Huang Steve C.
Do Thuan
Incentia Design Systems Corp.
Levin Naum
Morrison & Foerster / LLP
LandOfFree
Timing based scan chain implementation in an IC design does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Timing based scan chain implementation in an IC design, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Timing based scan chain implementation in an IC design will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3718595