Pulse or digital communications – Synchronizers – Phase displacement – slip or jitter correction
Patent
1994-09-21
1995-10-17
Chin, Stephen
Pulse or digital communications
Synchronizers
Phase displacement, slip or jitter correction
375345, 375290, H04L 700, H04L 2708, H04L 2534, H03D 324
Patent
active
054597579
ABSTRACT:
Method and apparatus for controlling the timing of the sampling of signals and signal amplitude in a PRML read channel. A VCO generates a read clock and a clock generator connected to the VCO generates even and odd clock signals corresponding to even and odd cycles of operation of the VCO. Serially connected even sample and hold circuits respond to clock signals to store samples of the read channel signal taken during successive odd cycles and serially connected odd sample and hold circuits store samples taken during successive even cycles. Comparator circuits compare the samples taken in each cycle to reference signals and the comparisons are clocked through two stage, even and odd shift registers to provide estimates of the presence or absence of nonzero samples for each even and odd cycle. Even and odd time error generators connected to the sample and hold circuits and, via AND gates enabled during even and odd cycles respectively, to the shift registers, generate even and odd time error signals from the samples and estimates during even and odd cycles respectively. An adder transmits the even and odd time error signals to the VCO input. Even and odd gain error generators connected to the sample and hold circuits and the AND gates generate even and odd gain error signals transmitted to a variable gain amplifier in the read channel.
REFERENCES:
patent: 4692931 (1987-09-01), Ohsawa
patent: 4780889 (1988-10-01), Ley et al.
patent: 4890299 (1989-12-01), Dolivo et al.
patent: 5258933 (1993-11-01), Johnson et al.
patent: 5297184 (1994-03-01), Behrens et al.
patent: 5311178 (1994-05-01), Pan et al.
patent: 5375145 (1994-12-01), Abbott et al.
Kurt H. Mueller and Markus Muller; "Timing Recovery in Digital Synchronous Data Receivers"; May 1976; pp. 516-531; from IEEE Transactions on Communications, vol. COM-24, No. 5.
"A PRML System for Digital Magnetic Recording" by Roy D. Cideciyan, Francois Dolivo, Reto Hermann, Walter Hirt and Wolfgang Schott; pp. 38-56; Jan., 1992.
Holsinger Steven V.
Kovner Vladimir
Minuhin Vadim B.
Surendran Srinivasan
Bocure Tesfalaet
Chin Stephen
Heller III Edward P.
McCarthy Bill D.
Seagate Technology Inc.
LandOfFree
Timing and gain control circuit for a PRML read channel does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Timing and gain control circuit for a PRML read channel, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Timing and gain control circuit for a PRML read channel will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-604045