Three-dimensional memory cache system

Static information storage and retrieval – Format or disposition of elements

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S052000, C365S063000

Reexamination Certificate

active

06711043

ABSTRACT:

BACKGROUND
A three-dimensional solid-state memory array is a relatively slow memory, but it is a far more economical means of storing data than other semiconductor memory types. The relatively slow read access time of three-dimensional memory arrays is not a drawback when the data read from the memory array is digital audio or digital images. However, when the data read from the memory array is code executed by a host device, a user can notice the delay because the clock speed of the host device is faster than what can typically be supported by a three-dimensional memory array. There is a need, therefore, for adapting three-dimensional memory arrays for use in faster environments.
Additionally, several caching topologies are known for use with two-dimensional memory arrays. In one caching topology, separate cache memory and two-dimensional primary memory chips are used. One disadvantage to this multi-chip arrangement is that chip-to-chip busses add cost and power to the system. In another caching topology, the cache memory and the two-dimensional primary memory are integrated in a single silicon chip in the same two-dimensional plane. Although this arrangement eliminates the inter-chip data transmission delay encountered with the multi-chip arrangement, area on the silicon chip is need for busses between the cache memory and the primary memory, thereby increasing die size and cost. Accordingly, there is also a need for a new caching topology that will overcome these disadvantages.
SUMMARY
The present invention is defined by the following claims, and nothing in this section should be taken as a limitation on those claims.
By way of introduction, the preferred embodiments described below provide a three-dimensional memory cache system. In one preferred embodiment, a modular memory device removably connectable to a host device is provided. The modular memory device comprises a substrate, a cache memory array, a three-dimensional primary memory array, and a modular housing. The cache memory array and the three-dimensional primary memory array can be on the same or separate substrates in the modular housing. In another preferred embodiment, an integrated circuit is provided comprising a substrate, a cache memory array in the substrate, and a three-dimensional primary memory array above the substrate. Other preferred embodiments are provided, and each of the preferred embodiments can be used alone or in combination with one another.
The preferred embodiments will now be described with reference to the attached drawings.


REFERENCES:
patent: 4272880 (1981-06-01), Pashley
patent: 4442507 (1984-04-01), Roesner
patent: 4489478 (1984-12-01), Sakurai
patent: 4498226 (1985-02-01), Inoue et al.
patent: 4499557 (1985-02-01), Holmberg et al.
patent: 4646266 (1987-02-01), Ovshinsky et al.
patent: 4677742 (1987-07-01), Johnson
patent: 5029125 (1991-07-01), Sciupac
patent: 5070384 (1991-12-01), McCollum et al.
patent: 5249282 (1993-09-01), Segers
patent: 5283759 (1994-02-01), Smith
patent: 5285323 (1994-02-01), Hetherington et al.
patent: 5306935 (1994-04-01), Esquivel et al.
patent: 5427979 (1995-06-01), Chang
patent: 5441907 (1995-08-01), Sung et al.
patent: 5515333 (1996-05-01), Fujita et al.
patent: 5535156 (1996-07-01), Levy et al.
patent: 5553019 (1996-09-01), Sandvos et al.
patent: 5561622 (1996-10-01), Bertin et al.
patent: 5561628 (1996-10-01), Terada et al.
patent: 5568361 (1996-10-01), Ward et al.
patent: 5602987 (1997-02-01), Harari et al.
patent: 5640343 (1997-06-01), Gallagher et al.
patent: 5699317 (1997-12-01), Sartore et al.
patent: 5721862 (1998-02-01), Sartore et al.
patent: 5745407 (1998-04-01), Levy et al.
patent: 5812418 (1998-09-01), Lattimore et al.
patent: 5818748 (1998-10-01), Bertin et al.
patent: 5835396 (1998-11-01), Zhang
patent: 5856221 (1999-01-01), Clementi et al.
patent: 5877975 (1999-03-01), Jigour et al.
patent: 5889694 (1999-03-01), Shepard
patent: 5911104 (1999-06-01), Smayling et al.
patent: 5943254 (1999-08-01), Bakeman et al.
patent: 6034882 (2000-03-01), Johnson et al.
patent: 6104628 (2000-08-01), Sugibayashi
patent: 6124157 (2000-09-01), Rahim
patent: 6131140 (2000-10-01), Rodgers et al.
patent: 6160718 (2000-12-01), Vakilian
patent: 6185122 (2001-02-01), Johnson et al.
patent: 6207991 (2001-03-01), Rahim
patent: 6208545 (2001-03-01), Leedy
patent: 6259132 (2001-07-01), Pio
patent: 6263398 (2001-07-01), Taylor et al.
patent: 6266272 (2001-07-01), Kirihata et al.
patent: 6378118 (2002-04-01), Sugibayashi
patent: 6420215 (2002-07-01), Knall et al.
patent: 6424581 (2002-07-01), Bosch et al.
patent: 6545891 (2003-04-01), Tringali et al.
patent: WO 99/14763 (1999-03-01), None
Zhang, Ph.D., Guobiao, “Three-Dimensional Read-Only Memory(3D-ROM),” presentation from website zhangpatents, pp. 1-29.
Zhang, Ph.D., Guobiao, “3D-ROM—A First Practical Step Towards 3D-IC” Semiconductor International, Jul. 2000, from website zhangpatents, pp. 1-7.
“MultiMediaCard System Specification Version 2.2 Official Release,” pp. 10, 12, and 14, Jan. 2000.
“A 10ns Read and Write Non-Volatile Memory Array Using a Magnetic Tunnel Junction and FET Switch in each Cell,” Scheuerlein et al., ISSCC 2000/Session 7/TD: Emerging Memory & Device Technologies/Paper TA 7.2, 4 pages, Feb. 8, 2000.
“A 125mm2/Gb NAND Flash Memory with 10MB/s Program Throughput,” Nakamura et al., ISSCC 2002/Session 6/SRAM and Non-Volatile Memories/6.4, 10 pages (Dec. 4, 2002).
“Three-Dimensional Memory Array and Method of Fabrication,” Johan Knall, U.S. App. Ser. No. 09/560,626 filed Apr. 28, 2002.
“Method for Deleting Stored Digital Data from Write-Once Memory Device,” Christopher S. Moore, Derek J. Bosch, Daniel C. Steere, J. James Tringali, U.S. patent application Ser. No. 09/638,439 filed Aug. 14, 2002.
“Memory Device with Row and Column Decoder Circuits Arranged in a Checkerboard Pattern under a Plurality of Memory Arrays,” Roy E. Scheuerlein, U.S. patent application Ser. No. 09/896,814 filed Jun. 29, 2001.
“Memory Devices and Methods for Use Therewith,” Roger W. March, Christopher S. Moore, Daniel Brown, Thomas H. Lee, Mark G. Johnson, U.S. patent application Ser. No. 09/748,589 filed Dec. 22, 2000.
“Method for Reading Data in a Write-Once Memory Device Using a Write-Many File System,” Christopher S. Moore, J. James Tringali, Roger W. March, James E. Schneider, Derek J. Bosch, Daniel C. Steere, U.S. patent application Ser. No. 09/878,138 filed Jun. 8, 2001.
“Method for Re-Directing Data Traffic in a Write-Once Memory,” J. James Tringali, Christopher S. Moore, Roger W. March, James E. Schneider, Derek J. Bosch, Daniel C. Steere, U.S. patent application Ser. No. 09/877,691 filed Jun. 8, 2001.
“Memory Device and Method for Storing and Reading Data in a Write-Once Memory Array,” Christopher S. Moore, James E. Schneider, J. James Tringali, Roger W. March, U.S. patent application Ser. No. 09/877,720 filed Jun. 8, 2001.
“Memory Device and Method for Storing and Reading a File System Structure in a Write-Once Memory Array,” Christopher S. Moore, James E. Schneider, J. James Tringali, Roger W. March, U.S. patent application Ser. No. 09/877,719 filed Jun. 8, 2001.
“Method for Storing Digital Information in Write-Once Memory Array,” David R. Friedman, Derek J. Bosch, Christopher S. Moore, Joseph J. Tringali, Michael A. Vyyoda, U.S. patent application Ser. No. 09/727,229 filed Nov. 30, 2000.
“Modular Memory Device,” J. James Tringali, P. Michael Farmwald, Thomas H. Lee, Mark G. Johnson, Derek J. Bosch, U.S. patent application Ser. No. 09/638,334 filed Aug. 14, 2000.
“Low-Cost Three-Dimensional Memory Array,” Mark G. Johnson, Thomas H. Lee, Vivek Subramanian, P. Michael Farmwald, N. Johan Knall, U.S. patent application Ser. No. 09/928,969 filed Aug. 13, 2001.
Douglas, John H., “The Route To 3-D Chips”, High Technology, Sep. 1983, vol. 3, No. 9, pp. 55-59.
Edited by Cappelletti, Paulo et al., “Flash Memories”, Kluwer Academic Publishers, 1999.
Kawashima, Shoichiro et al., “A Charge-Transfer Amplifier and an Encoded-Bus Architecture for Low-Power SRAM's”, IEE Journal of Solid-State Circuits, vol. 33, No. 5, May 1998,

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Three-dimensional memory cache system does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Three-dimensional memory cache system, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Three-dimensional memory cache system will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3285206

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.