Static information storage and retrieval – Systems using particular element – Semiconductive
Reexamination Certificate
2001-06-29
2003-10-07
Mai, Son (Department: 2818)
Static information storage and retrieval
Systems using particular element
Semiconductive
C365S096000, C365S105000, C257S209000, C257S211000
Reexamination Certificate
active
06631085
ABSTRACT:
BACKGROUND OF THE INVENTION
Field of the Invention
The present invention relates to low cost, high-density semiconductor memories and, in particular, to one-time-programmable semiconductor memories. More particularly, the invention relates to the field of vertically stacked field programmable non-volatile memory, support circuits useful therewith, and methods of fabrication thereof.
Recently there has been an interest in fabricating memories having memory cells disposed at numerous levels above a substrate. Each level includes a plurality of spaced-apart first lines extending in one direction which are vertically separated from a plurality of parallel spaced-apart second lines in a second direction, for example, extending perpendicular to the first lines. Cells are disposed between the first lines and second lines at the intersections of these lines. These memories are described, for example, in U.S. Pat. Nos. 5,835,396 and 6,034,882.
Another way of fabricating three-dimensional memory arrays departs from the structures shown in these patents and uses “rail-stacks” as described in U.S. patent application Ser. No. 09/560,626 by N. Johan Knall, filed Apr. 28, 2000, which application describes a memory employing antifuses where a diode is formed upon programming a particular bit. In this connection see, “
A Novel High
-
Density Low
-
Cost Diode Programmable Read Only Memory,
” by de Graaf, Woerlee, Hart, Lifka, de Vreede, Janssen, Sluijs and Paulzen, IEDM-96, beginning at page 189 and U.S. Pat. Nos. 4,876,220; 4,881,114 and 4,543,594.
SUMMARY OF THE INVENTION
A three-dimensional memory array includes a plurality of rail-stacks on each of several levels forming alternating levels of X-lines and Y-lines for the array. Memory cells are formed at the intersection of each X-line and Y-line. The plurality of X-lines on a given layer is associated with both a memory plane above the layer and another memory plane below the layer. Likewise, the plurality of Y-lines on a given layer is associated with both a memory plane above the layer and another memory plane below the layer. The memory cells of each memory plane are all oriented in the same direction relative to the substrate, forming a serial chain diode stack.
In certain embodiments, row and column circuits for the array are arranged to interchange function depending upon the directionality of memory cells in the selected memory plane. In particular, in a write mode high-voltage drivers for the row lines and column lines are each capable of passing a write current in either direction depending on the direction of the selected memory cell.
By arranging the memory array with memory cells in all memory planes oriented in the same direction, a preferred bias arrangement reverse biases only unselected memory cells within the selected memory plane, totaling approximately N
2
memory cells, rather than 3N
2
memory cells as with back-to-back diode stack memory arrays.
REFERENCES:
patent: 3576549 (1971-04-01), Hess et al.
patent: 3582908 (1971-06-01), Koo
patent: 3634929 (1972-01-01), Yoshida et al.
patent: 3671948 (1972-06-01), Cassen et al.
patent: 3717852 (1973-02-01), Abbas et al.
patent: 3728695 (1973-04-01), Frohman-Bentchkowsky
patent: 3787822 (1974-01-01), Rioult
patent: 3863231 (1975-01-01), Taylor
patent: 3990098 (1976-11-01), Mastrangelo
patent: 4146902 (1979-03-01), Tanimoto et al.
patent: 4203123 (1980-05-01), Shanks
patent: 4203158 (1980-05-01), Frohman-Bentchkowsky et al.
patent: 4229757 (1980-10-01), Moussie
patent: 4272880 (1981-06-01), Pashley
patent: 4281397 (1981-07-01), Neal et al.
patent: 4419741 (1983-12-01), Stewart et al.
patent: 4420766 (1983-12-01), Kasten
patent: 4442507 (1984-04-01), Roesner
patent: 4489478 (1984-12-01), Sakurai
patent: 4494135 (1985-01-01), Moussie
patent: 4498226 (1985-02-01), Inoue et al.
patent: 4499557 (1985-02-01), Holmberg et al.
patent: 4507757 (1985-03-01), McElroy
patent: 4543594 (1985-09-01), Mohsen et al.
patent: 4569121 (1986-02-01), Lim et al.
patent: 4646266 (1987-02-01), Ovshinsky et al.
patent: 4820657 (1989-04-01), Hughes et al.
patent: 4823181 (1989-04-01), Mohsen et al.
patent: 4855953 (1989-08-01), Tsukamoto et al.
patent: 4876220 (1989-10-01), Mohsen et al.
patent: 4881114 (1989-11-01), Mohsen et al.
patent: 4899205 (1990-02-01), Hamdy et al.
patent: 4922319 (1990-05-01), Fukushima
patent: 4943538 (1990-07-01), Mohsen et al.
patent: 5070383 (1991-12-01), Sinar et al.
patent: 5070384 (1991-12-01), McCollum et al.
patent: 5126290 (1992-06-01), Lowrey et al.
patent: 4203158 (1992-09-01), Frohman-Bentchkowsky et al.
patent: 5233206 (1993-08-01), Lee et al.
patent: 5306935 (1994-04-01), Esquivel et al.
patent: 5311039 (1994-05-01), Kimura et al.
patent: 5334880 (1994-08-01), Abadeer et al.
patent: 5391518 (1995-02-01), Bhushan
patent: 5427979 (1995-06-01), Chang
patent: 5441907 (1995-08-01), Sung et al.
patent: 5463244 (1995-10-01), De Araujo et al.
patent: 5535156 (1996-07-01), Levy et al.
patent: 5536968 (1996-07-01), Crafts et al.
patent: 5587944 (1996-12-01), Shen et al.
patent: 5640343 (1997-06-01), Gallagher et al.
patent: 5675547 (1997-10-01), Koga
patent: 5737259 (1998-04-01), Chang
patent: 5745407 (1998-04-01), Levy et al.
patent: 5751012 (1998-05-01), Wolstenholme et al.
patent: 5776810 (1998-07-01), Guterman et al.
patent: 5793697 (1998-08-01), Scheuerlein
patent: 5818749 (1998-10-01), Harshfield
patent: 5835396 (1998-11-01), Zhang
patent: 5883409 (1999-03-01), Guterman et al.
patent: 5953249 (1999-09-01), van der Wagt
patent: 5991193 (1999-11-01), Gallagher et al.
patent: 6034882 (2000-03-01), Johnson et al.
patent: 6055180 (2000-04-01), Gudesen et al.
patent: 6130835 (2000-10-01), Scheuerlein
patent: 6185122 (2001-02-01), Johnson et al.
patent: 6420215 (2002-07-01), Knall et al.
Peter K. Naji et al, “A 256kb 3.0V 1T1MTJ Nonvolatile Magnetoresistive RAM,” 2001 IEEE International Solid-State Circuits Conference, Digest of Technical Papers, ISSCC 2001/Session 7/Technology Directions: Advanced Technologies/7.6, Feb. 6, 2001, pp. 122-123 (including enlargement of figures, totaling 9 pages), and associated Visual Supplement, pp. 94-95, 404-405 (enlargements of slides submitted, totaling 25 pages).
Kim C. Hardee and Rahul Sud, “A Fault-Tolerant 30 ns/375 mW 16K×1 NMOS Static RAM,”IEEE Journal of Solid-State Circuits, vol. SC-16, No. 5, Oct. 1981, pp. 435-443.
Toshio Wada et al, “A 15-ns 1024-Bit Fully Static MOS RAM,” IEEE Journal of Solid-State Circuits, vol. SC-13, No. 5, Oct. 1978, pp. 635-639.
C. De Graff et al., “A Novel High-Density Low-Cost Diode Programmable Read Only Memory,” IEEE 1996 International Electron Devices Meeting Technical Digest, San Francisco, CA, Dec. 1996, pp. 189-192.
U.S. app. No. 09/897,785, filed Jun. 29, 2001, “Method and Apparatus for Writing Memory Arrays Using External Source of High Programming Voltage,” inventor Roy E. Scheuerlein, 68 pp.
U.S. app. No. 09/897,771, filed Jun. 29, 2001, “Method and Apparatus for Biasing Selected and Unselected Array Lines When Writing a Memory Array,” inventor Roy E. Scheuerlein, 76 pp.
U.S. app. No. 09/897,784, filed Jun. 29, 2001, “Method and Apparatus for Discharging Memory Array Lines,” inventors Roy E. Scheuerlein and Matthew Crowley, 70 pp.
U.S. app. No. 09/896,468, filed Jun. 29, 2001, “Current Sensing Method and Apparatus Particularly Useful for a Memory Array of Cells having Diode-Like Characteristics,” inventor Roy E. Scheuerlein, 54 pp.
U.S. app. No. 09/897,704, filed Jun. 29, 2001, “Memory Array Incorporating Noise Detection Line,” inventor Roy E. Scheuerlein, 46 pp.
U.S. app. No. 09/560,626, filed Apr. 28, 2000, “Three-Dimensional Memory Array and Method of Fabrication,” inventor Johan Knall, 48 pp.
U.S. app. No. 09/638,428, filed Aug. 14, 2000, “Low Cost Three-Dimensional Memory Array,” inventors Mark G. Johnson et al., 25 pp.
U.S. app. No. 09/814,727, filed Mar. 21, 2001, “Three Dimensional Memory Array and Method of Fabrication,” inventors Johan Knall and Mark G. Johnson, 49 pp.
U.S. app. No. 09/896,814, filed Jun. 29, 2001, “Memory Device with Row and Column Decoder Circuits Arranged
Johnson Mark G.
Kleveland Bendik
Knall N. Johan
Lee Thomas H.
Scheuerlein Roy E.
Mai Son
Matrix Semiconductor Inc.
Zagorin, O'Brien & Graham, L.L.P.
LandOfFree
Three-dimensional memory array incorporating serial chain... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Three-dimensional memory array incorporating serial chain..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Three-dimensional memory array incorporating serial chain... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3167425