Active solid-state devices (e.g. – transistors – solid-state diode – Housing or package – With contact or lead
Patent
1998-10-23
2000-07-18
Guay, John
Active solid-state devices (e.g., transistors, solid-state diode
Housing or package
With contact or lead
257730, 257784, 257786, H01L 2352
Patent
active
060911409
ABSTRACT:
In accordance with the present invention, there is provided an electrically insulating substrate having first and second surfaces, an outline and an opening. A plurality of electrically conductive routing strips is integral with the substrate. A plurality of contact pads is disposed on the first surface, at least one of the pads being electrically connected with at least one of the routing strips. A semiconductor chip is adhered to the second surface of the substrate. The chip has an outline that is substantially the same as the outline of the substrate. The chip has at least one bonding pad. Wire bonding electrically connects the bonding pad to a routing strip.
At least one bus bar is integral with the substrate. The bus bar is positioned remote from the substrate opening and is electrically connected to a bonding pad of the chip and to a contact pad disposed on the first surface of the substrate. At least one grounding pad is disposed on the first surface of the substrate, the grounding pad being electrically connected to at least one bus bar. Encapsulating material fills the opening and covers the wire bonding and the bonding pads. Solder balls are disposed on the contact pads positioned on the first surface of the substrate to enable attachment to wiring boards or other devices or applications. The overall profile of the integrated circuit package of the present invention is preferably about 0.78 mm.
REFERENCES:
patent: 5866949 (1999-02-01), Schueller
patent: 6013946 (2000-01-01), Lee et al.
R.D. Schueller, et al., "New Chip Scale Package with CTE Matching to the Board," IEEE/CPMT Electronic Packaging Technology Conference, Oct. 1997, pp. 219-227.
Leong Chew Weng
Ong Pang Hup
Toh Tuck Fook
Yew Chee Kiang
Brady III Wade James
Guay John
Telecky Jr. Frederick J.
Texas Instruments Incorporated
LandOfFree
Thin chip-size integrated circuit package does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Thin chip-size integrated circuit package, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Thin chip-size integrated circuit package will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2039569