Electrical computers and digital data processing systems: input/ – Intrasystem connection – Bus access regulation
Patent
1997-08-21
1999-08-31
Sheikh, Ayaz R.
Electrical computers and digital data processing systems: input/
Intrasystem connection
Bus access regulation
710112, 710120, 710240, 710129, G06F 1314
Patent
active
059448059
ABSTRACT:
A system and method are presented for transmitting data upon an address portion of a computer system bus during periods of maximum or near-maximum utilization of a data portion of the bus. One embodiment of the computer system includes at least one central processing unit (CPU) and a main memory coupled to a processor bus. The main memory stores data, and the CPU executes instructions stored within the main memory. The processor bus is a split transaction bus. The processor bus is divided into an address bus, a data bus, and a control bus including address, data, and control signal lines, respectively. The CPU and the main memory each include a bus interface, and are coupled to the processor bus via the bus interface. The bus interface includes a transaction queue coupled to an interface unit. The interface unit is coupled to the address, data, and control buses, and performs bus transactions (i.e., read and/or write transactions) upon the processor bus. The split bus transactions are coordinated using tag values generated by the CPU. The transaction queue stores a list of pending data exchange operations. Each interface unit competes for control of the address and data buses. When the transaction queue is not full, the interface unit performs data transfers using the data bus. When the transaction queue is full (e.g., when the data bus is nearing maximum utilization), the interface unit is configured to gain control of the address bus and to transfer data via the address bus.
REFERENCES:
patent: 5006982 (1991-04-01), Ebersole et al.
patent: 5303095 (1994-04-01), Vuong
patent: 5459852 (1995-10-01), Nakagawa et al.
patent: 5524216 (1996-06-01), Chan et al.
patent: 5530933 (1996-06-01), Frink et al.
patent: 5615382 (1997-03-01), Gavin et al.
patent: 5657472 (1997-08-01), Van Loo et al.
Bennett, "Breach the performance bottlenecks in today's multiprocessor designs," EDN ACCESS: Design Feature, Jul. 7, 1994, downloaded and printed from www.ednmag.com on Dec. 29, 1998, 10 pages.
Drake Michael G.
Ricks Joe A.
Steinbach Andrew W.
Advanced Micro Devices , Inc.
Kivlin B. Noel
Phan Raymond N
Sheikh Ayaz R.
LandOfFree
System and method for transmitting data upon an address portion does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with System and method for transmitting data upon an address portion , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and System and method for transmitting data upon an address portion will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2425340