Error detection/correction and fault detection/recovery – Pulse or data error handling – Error count or rate
Reexamination Certificate
2007-06-12
2007-06-12
Dildine, R. Stephen (Department: 2133)
Error detection/correction and fault detection/recovery
Pulse or data error handling
Error count or rate
C714S712000, C714S715000, C714S716000
Reexamination Certificate
active
10422456
ABSTRACT:
An bit error rate tester for use in connection with a high speed networks. The bit error rate tester includes transmit and receive ports, as well as a sequence generator, memory, synchronizer, sequence start detect module, and comparator. The sequence generator generates a bit sequence for transmission through a network path. The bit sequence returns to the bit error rate tester by way of the receive port. The synchronizer then bit-aligns the received bit sequence to compensate for idles/fill words added/dropped as the bit sequence transited the network. The synchronized bit sequence is passed to the start word detector which detects start and end words in the bit sequence and instructs the comparator to compare only data between the start and end words. The comparator compares the received bit sequence with a copy of the transmitted bit sequence regenerated from the memory, and calculates a bit error rate.
REFERENCES:
patent: 5459731 (1995-10-01), Brief et al.
patent: 5623497 (1997-04-01), Shimawaki et al.
patent: 6069876 (2000-05-01), Lander et al.
patent: 6268808 (2001-07-01), Iryami et al.
patent: 6628621 (2003-09-01), Appleton et al.
patent: 2001/0033568 (2001-10-01), Spooner
patent: 2002/0129307 (2002-09-01), Walker et al.
patent: 2002/0149812 (2002-10-01), Hong et al.
patent: 2002/0150334 (2002-10-01), Richardson et al.
patent: 2002/0176139 (2002-11-01), Slaughter et al.
patent: 2003/0005385 (2003-01-01), Stieger
patent: 2003/0026332 (2003-02-01), Taunton
patent: 2003/0065990 (2003-04-01), Barford
patent: 2003/0097622 (2003-05-01), Liu et al.
patent: 2004/0107391 (2004-06-01), Bauman
“GTX-B Bit Error Rate Tester, The Extended Physical Layer Verification System,” Finisar Corporation, Sunnyvale, California, Jun. 2000, 4 pages.
“GTX-B Bit Error Rate Test System, Fibre Channel, Gigabit Ethernet, Gigabit-Rate Physical Layer Verification System,” Finisar Corporation, Sunnyvale, California, Dec. 2000, 4 pages.
Ohtomo Y. et al., “A Single-Chip 3.5Gb/s CMOS/SIMOX Transceiver with Automatic-Gain-Control and Automatic-Power-Control Circuits,” ISSCC 2000, Session 3, Gigabit-Rate Communications, Paper MP 3.5, 2000 IEEE International Solid-State Circuits Conference, Feb. 7, 2000, pp. 58-59.
The ATM Forum Technical Committee, 622 and 2488 Mbit/s Cell-Based Physical Layer, AF-PHY-0128.000, Jul. 1999.
Cicchetti Chris
Gentieu Paul
Huynh An
Lawson Arthur M.
Yang Harold
Dildine R. Stephen
Finisar Corporation
Workman Nydegger
LandOfFree
System and method for network error rate testing does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with System and method for network error rate testing, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and System and method for network error rate testing will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3850040