System and method for alignment of integrated circuits multiple

Photocopying – Projection printing and copying cameras – Step and repeat

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

355 53, 355 54, 355 72, 356399, 356400, 356401, 356358, 356359, 356363, G01B 1100, G03B 2700

Patent

active

058351965

ABSTRACT:
An alignment system (30) is provided for use during the lithography process of producing multiple layer (24-26) integrated circuits. The location of each previous layer (24-26) in the integrated circuit is measured and evaluated with respect to each other and the wafer (14). The next layer is placed on the wafer (14) in a manner which optimizes its alignment relationship to each of the previous layers (24-26). Weighting factors are used to optimize alignment in multiple layer (24-26) integrated circuits.

REFERENCES:
patent: 5005046 (1991-04-01), Hashimoto
patent: 5333050 (1994-07-01), Nose et al.
patent: 5438413 (1995-08-01), Mazor
patent: 5444538 (1995-08-01), Pellegrini

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

System and method for alignment of integrated circuits multiple does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with System and method for alignment of integrated circuits multiple , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and System and method for alignment of integrated circuits multiple will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1522054

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.