Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – Insulated gate formation
Reexamination Certificate
2008-04-17
2010-02-23
Fahmy, Wael (Department: 2814)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
Insulated gate formation
C438S593000, C257S413000
Reexamination Certificate
active
07666775
ABSTRACT:
A multi-layered gate electrode stack structure of a field effect transistor device is formed on a silicon nano crystal seed layer on the gate dielectric. The small grain size of the silicon nano crystal layer allows for deposition of a uniform and continuous layer of poly-SiGe with a [Ge] of up to at least 70% using in situ rapid thermal chemical vapor deposition (RTCVD). An in-situ purge of the deposition chamber in a oxygen ambient at rapidly reduced temperatures results in a thin SiO2or SixGeyOzinterfacial layer of 3 to 4 A thick. The thin SiO2or SixGeyOzinterfacial layer is sufficiently thin and discontinuous to offer little resistance to gate current flow yet has sufficient [O] to effectively block upward Ge diffusion during heat treatment to thereby allow silicidation of the subsequently deposited layer of cobalt. The gate electrode stack structure is used for both nFETs and pFETs.
REFERENCES:
patent: 4835112 (1989-05-01), Pfiester et al.
patent: 5633177 (1997-05-01), Anjum
patent: 6252283 (2001-06-01), Gardner et al.
patent: 6255149 (2001-07-01), Bensahel et al.
patent: 6373112 (2002-04-01), Murthy et al.
patent: 6423632 (2002-07-01), Samavedam et al.
patent: 6492694 (2002-12-01), Noble et al.
patent: 6504214 (2003-01-01), Yu et al.
patent: 2001/0020725 (2001-09-01), Okuno et al.
patent: 2002/0130378 (2002-09-01), Forbes et al.
patent: 2002/0185697 (2002-12-01), Kim
patent: 2003/0049919 (2003-03-01), Yamamoto
patent: 2005/0059213 (2005-03-01), Steimle et al.
Chan Kevin K.
Chen Jia
Huang Shih-Fen
Nowak Edward J.
Fahmy Wael
International Businesss Machines Corporation
Jordan John A.
Kalam Abul
LandOfFree
Split poly-SiGe/poly-Si alloy gate stack does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Split poly-SiGe/poly-Si alloy gate stack, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Split poly-SiGe/poly-Si alloy gate stack will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4180378