Electronic digital logic circuitry – Reliability – Fail-safe
Reexamination Certificate
2005-08-30
2005-08-30
Mai, Lam T. (Department: 2819)
Electronic digital logic circuitry
Reliability
Fail-safe
C326S121000, C326S093000
Reexamination Certificate
active
06937053
ABSTRACT:
A system and method for hardening a Null Convention Logic (NCL) circuit against Single Event Upset (SEU) is presented. Placing a resistive element into a feedback loop of the NCL circuit may harden the NCL circuit. A bypass element may be placed in parallel with the resistive element to increase the latching speed of the hardened NCL circuit. Additionally, replacing transistors in an input driver, the feedback loop, and an inverter with transistor stacks, which may include two or more transistors connected in series, may harden the NCL circuit. Further, two NCL gates may be cross-coupled to harden the NCL circuit.
REFERENCES:
patent: 4782467 (1988-11-01), Belt et al.
patent: 4805148 (1989-02-01), Diehl-Nagle et al.
patent: 5305463 (1994-04-01), Fant et al.
patent: 5382844 (1995-01-01), Knauer
patent: 5406513 (1995-04-01), Canaris et al.
patent: 5579526 (1996-11-01), Watt
patent: 5640105 (1997-06-01), Sobelman et al.
patent: 5652902 (1997-07-01), Fant
patent: 5656948 (1997-08-01), Sobelman et al.
patent: 5664211 (1997-09-01), Sobelman et al.
patent: 5664212 (1997-09-01), Fant et al.
patent: 5764081 (1998-06-01), Fant et al.
patent: 5793662 (1998-08-01), Duncan et al.
patent: 5796962 (1998-08-01), Fant et al.
patent: 5828228 (1998-10-01), Fant et al.
patent: 5896541 (1999-04-01), Fant et al.
patent: 5907693 (1999-05-01), Fant et al.
patent: 5930522 (1999-07-01), Fant
patent: 5977663 (1999-11-01), Fant et al.
patent: 5986466 (1999-11-01), Sobelman et al.
patent: 6020754 (2000-02-01), Sobelman et al.
patent: 6031390 (2000-02-01), Fant et al.
patent: 6043674 (2000-03-01), Sobelman
patent: 6052770 (2000-04-01), Fant
patent: 6128678 (2000-10-01), Masteller
patent: 6262593 (2001-07-01), Sobelman et al.
patent: 6278287 (2001-08-01), Baze
patent: 6292128 (2001-09-01), Tsui et al.
patent: 6308229 (2001-10-01), Masteller
patent: 6313660 (2001-11-01), Sobelman et al.
patent: 6326809 (2001-12-01), Gambles et al.
patent: 6327607 (2001-12-01), Fant
patent: 6333640 (2001-12-01), Fant et al.
patent: 6526542 (2003-02-01), Kondratyev
patent: 6791362 (2004-09-01), Carlson et al.
patent: 2003/0091038 (2003-05-01), Hagedorn
Maher, Michael, “Radiation Design Considerations Using CMOS Logic,” National Semiconductor Application Note 926, Jan. 1994.
“Throw Away the Clock,” Theseus Logic—Benefits of NCL—EMI, http://www.theseus.com/_AboutNCL.htm, printed Nov. 19, 2002.
Sobelman, Gerald E. and Karl Fant, “CMOS Circuit Design of Threshold Gates with Hysteresis,” CMOS Circuit Design of Threshold Gates with Hysteresis, no date.
Fant, Karl M. and Scott A. Brandt, “NULL Convention Logic,” Theseus Logic: Setting the Standard for Clockless Systems, 1997, no month.
Carlson Roy M.
Erstad David O.
Mai Lam T.
McDonnell Boehnen & Hulbert & Berghoff LLP
LandOfFree
Single event hardening of null convention logic circuits does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Single event hardening of null convention logic circuits, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Single event hardening of null convention logic circuits will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3439956