Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Patent
1994-09-22
1996-03-05
Monin, Jr., Donald L.
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
257365, 257401, 257506, H01L 2170
Patent
active
054970199
ABSTRACT:
A gate-all-around (GAA) metal-oxide-semiconductor field-effect transistor (MOSFET) includes a source, channel and drain surrounded by a top gate and a buried bottom gate, the latter of which also has application for other buried structures and is formed on a bottom gate dielectric which was formed on source, channel and drain semiconductor layer. After forming a planar bottom insulator layer on the bottom gate and bottom gate dielectric, the device is flip-bonded to an oxide layer of a bulk silicon wafer, thereby encapsulating the buried bottom gate electrode in insulating oxide. The semiconductor layer forms the source, drain and channel in a mesa structure on which is deposed a top gate dielectric, a top gate, and top gate insulator as well as four conductors for connecting to the source, drain, top gate and bottom gate. The latter two electrodes can be independently controlled or commonly controlled for enhanced operation of GAA MOSFET having improved isolation and reduced parasitic capacitance due to the use of encapsulating insulation layers of the merged wafer consisting of two bonded wafers.
REFERENCES:
patent: 4980308 (1990-12-01), Hayashi et al.
patent: 5188973 (1993-02-01), Omura et al.
Modes of Operation and Radiation Sensitivity of Ultrathin SOI Transistors Mayer, D. C., IEEE Trans. Electron Devices.
A Fully Depleted Lean-Channel Transistor (DELTA)--A Novel Vertical Ultra Thin SOI MOSFET Hisamoto, D., Kaga, T., Kawamoto, Y., Takeda, E.--IEDM Tech Digest.
Silicon-On-Insulator Gate-All-Around Device Colinge, J. P., Gao, M. H., Romano-Rodriguez, A., Maes, H., Claeys, C. IEDM Tech Digest.
Radiation Effects in Gate-All-Around Structures Lawrence, R. K., Colinge, J. P., Hughes, H. L., 1991 IEEE Int'l SOI Conf.
C.M.O.S. Devices Fabricated on Buried SiO.sub.2 Layers Formed by Oxygen Implantation Into Silicon Izumi, K., Doken, M., Ariyoshi, H., Electronics Letts. 14.
Formation of Multiply Faulted Defects in Oxygen Implanted Silicon-on-Insulator Material Visitserngtrakul, S., Krause, S. J.,--J. Aool. Phys. 69.
A Field Assisted Bonding Process for Silicon Dielectric Isolation Frye, R. C., Griffith, J. E., Wong, Y. H., J Electrochem. Soc. 133.
Silicon-On-Insulator by Bonding and Etch-Back Lasky, J. B., Stiffler, S. R., White, F. R., Abernathey, J. F. IEDM Tech. Digest, 1985.
Bonding of Silicon Wafers for Silicon-On-Insulator Maszara, W. P., Goetz, G., Caviglia, A., McKitterick, J. B. J. Appl. Phys. 64.
VLSI SOI Fabrication by SIMOX Wafer Bonding (SWB) Tong, Q. Y., Gosele, U., 1992 IEEE Int'l SOI Conf. Proc., 1992.
Dual-Gate SOI CMOS Technology by Local Overgrowth (LOG) Zingg, R. P., Hofflinger, B., Neudick, G. W., 1989 IEEE SOS/SOI Tech Conf. Proc., 1989.
Dual Gate Operation and Volume Inversion in n-Channel SOI MOSFETs Venkatesan, S., Neudeck, G. W., Pierret, R. F., IEEE Electron Device Letts. 13.
MacWilliams Kenneth P.
Mayer Donald C.
Burke William J.
Monin, Jr. Donald L.
Reid Derrick M.
The Aerospace Corporation
LandOfFree
Silicon-on-insulator gate-all-around MOSFET devices and fabricat does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Silicon-on-insulator gate-all-around MOSFET devices and fabricat, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Silicon-on-insulator gate-all-around MOSFET devices and fabricat will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1414577