Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having schottky gate
Reexamination Certificate
2002-02-07
2003-09-16
Fahmy, Wael (Department: 2814)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having schottky gate
C438S162000
Reexamination Certificate
active
06620664
ABSTRACT:
FIELD OF THE INVENTION
This invention relates to integrated circuit metal oxide semiconductor transistors and a method of manufacturing the same and, more particularly, to a gate replacement process conducted after high temperature treatment of the device so as to minimize diffusion of germanium into the gate dielectric material.
BACKGROUND OF THE INVENTION
Integrated circuit metal oxide semiconductor field effect transistors (MOSFETs) including silicon germanium (Si
1-x
Ge
x
) channels have been widely reported. A thin silicon cap layer usually is deposited on the SiGe layer. This silicon cap acts to prevent the diffusion of germanium into the silicon dioxide gate dielectric material, separates the hole channel from the gate dielectric in strained SiGe p-type metal oxide semiconductor field effect transistors (pMOSFETs), and forms a high-mobility electron or hole channel in strained-Si MOSFETs.
In enhanced mobility MOSFET device applications, thick, relaxed Si
1-x
Ge
x
buffer layers have been used as virtual substrates for thin, tensile-strained Si layers to increase carrier mobility for both NMOS and PMOS devices. Compared with bulk Si devices, enhancement in electron mobility of 70% for devices with an effective length less than 70 nanometers (nm) has been reported. Enhancements of up to 40% in high-field hole mobility for long-channel devices have also been found. The most popular, current technique to produce a high quality relaxed Si
1-x
Ge
x
buffer layer is the growth of a several micrometers thick compositionally graded layer. Alternatively, both Helium and Hydrogen implantation followed by annealing have been reported as methods to improve the efficiency of relaxation.
Yet another device structure includes growing a thin, strained SiGe layer followed by a thin, relaxed Si layer. This structure improves PMOS mobilities, but does not help NMOS.
Regardless of the thickness or strained/unstrained state of the individual layers of these prior art devices, a disadvantage of each these prior art processes is that the device is subjected to high temperature processing after formation of the silicon cap layer. In other words, regardless of whether the SiGe is thick or thin, strained or relaxed, it is critical to minimize the diffusion of Ge into the overlying Si cap/channel during subsequent process steps. In particular, during the subsequent gate oxidation, the gate polysilicon deposition and the dopant activation, there invariably will be diffusion of the germanium into the silicon dioxide gate dielectric material. This diffusion of germanium into the gate dielectric material causes degradation of device performance.
Accordingly, there is a need for a device and a method of fabricating the same wherein diffusion of germanium into the gate dielectric is reduced or eliminated.
SUMMARY OF THE INVENTION
The present invention provides a device and a method of fabricating the same, wherein the method comprises combining the use of a deposited gate dielectric and a metal gate in a gate replacement process within the SiGe channel. Because the gate dielectric is deposited after all of the high temperature treatments on the device, there is negligible diffusion of the germanium into the gate dielectric material.
Accordingly, an object of the invention is to provide an integrated circuit metal oxide semiconductor device having reduced germanium in the gate dielectric material.
Another object of the invention is to provide a method of fabricating an integrated circuit metal oxide semiconductor device having reduced germanium in the gate dielectric material.
A further object of the invention is to provide a method of fabricating an integrated circuit metal oxide semiconductor device having reduced germanium in the gate dielectric material wherein the gate dielectric material is deposited after the device has undergone all of the high temperature treatments.
REFERENCES:
patent: 6063675 (2000-05-01), Rodder
patent: 6063677 (2000-05-01), Rodder et al.
patent: 6133106 (2000-10-01), Evans et al.
patent: 6310367 (2001-10-01), Yagishita et al.
patent: 6391658 (2002-05-01), Gates et al.
patent: 10-135482 (1998-05-01), None
Yagishita, Atsushi, High Performance Metal Gate MOSFETS Fabricated by CMP for 0.1&mgr;m Regime, IDEM, p. 785, 1998.
Chatterjee, A, CMOS Metal Replacement Gate Transistors Using Tantalum Pentoxide Gate Insulator, IDEM, p. 777, 1998.
Tweet, Douglas J., High Performance Buried Silicon-Germanium Channel PMOST Fabricated Using Rapid Thermal Processing and Shallow Trench Isolation, ECS Proceedings, p. 321-328, 2000.
Nayak, D.K., Enhancement-Mode Quantum-Well GexSii−xPMOS, IEEE Electron Device Letters, vol. 12, No. 4, Apr. 1991.
Trinkaus, H., Strain Relaxation Mechanism for Hydrogen-Implanted Sii−xGex/Si (100) Heterostructures, Applied Physics Letters, vol. 76, No. 24, Jun. 12, 2000.
Mantl, S., Strain Relaxation of Epitaxial SiGe Layers on Si(100) Improved by Hydrogen Implantation, Nuclear Instruments and Methods in Physics Research, B-147, p. 29-34, 1999.
Foll staedt, D.M., Cavity Dislocation Interactions in Si-Ge and Implications for Heterostructure Relaxation, Applied Physics Letters, vol. 69, No. 14, Sep. 30, 1996, p. 2059.
Nayak, D.K., High Mobility Strained-Si PMOSFETS, IEEE Transactions on Electron Devices, vol. 43, No. 10, p. 1709, Oct. 1996.
Rim, K., Enhanced Hole Mobilities in Surface-channnel strained-Si p-MOSFETS, IEDM, p. 517, 1995.
Rim, K., Strained Si NMOSFETS for High Performance CMOS Technology, Symposium on VLSI Technology Digest of Technical Papers, vol. 5B-4, p. 59, 2001.
Rim, Kern, Fabrication and Analysis of Deep Submicron Strained-Si N-MOSFETS, IEEE Transactions on Electron Devices, vol. 47, No. 7, p. 1406, Jul. 2000.
Welser, J., Strain Dependence of the Performance Enhancement in Strained-Si n-MOSFETs, IEDM, p. 373, 1994.
Evans David Russell
Ma Yanjun
Tweet Douglas James
Fahmy Wael
Krieger Scott C.
Rabdau Matthew D.
Ripma David C.
Sharp Laboratories of America Inc.
LandOfFree
Silicon-germanium MOSFET with deposited gate dielectric and... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Silicon-germanium MOSFET with deposited gate dielectric and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Silicon-germanium MOSFET with deposited gate dielectric and... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3109005