Electronic digital logic circuitry – Interface – Supply voltage level shifting
Reexamination Certificate
2002-01-23
2003-06-24
Tokar, Michael (Department: 2819)
Electronic digital logic circuitry
Interface
Supply voltage level shifting
C326S086000, C326S017000, C327S172000
Reexamination Certificate
active
06583647
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention relates to a level converter apparatus for converting an original voltage level to a wanted voltage level and, more particularly, to a signal converting system having a level converter for high-speed semiconductor devices and a signal converting method therefor.
2. Description of the Related Art
With the reduction in design rules for semiconductor memory devices, voltage levels in semiconductor chips have been greatly reduced. Interface voltage levels, however, which are determined for interfaces between the internal circuitry of a chip and an external circuit, have not been significantly reduced for reasons of signal transfer characteristics and interface efficiency.
Referring to
FIG. 1
, an internal voltage of a chip tends to be determined at lower levels than the corresponding interface voltage. The graphed line G
1
illustrates interface voltage levels and G
2
indicates internal voltage levels. The transverse axis indicates design rules and vertical axis indicates voltage levels. Comparing the graphs G
1
and G
2
indicates that the internal voltage levels are lower than the interface voltage levels when the design rules are in the range of point t
1
and below as design rules are reduced. Accordingly, in the case where an internal voltage level is lower than an interface voltage level, a level converter for increasing a voltage level of an output signal needs to be employed in a semiconductor device in order to output an internal signal of chip to an external circuit.
Referring to
FIG. 2
, there is shown a typical voltage level converter, which is used as a data output buffer. This level converter includes PMOS transistor pair P
1
, P
2
in which gate terminals each are cross-coupled to the other's corresponding drain terminals, NMOS transistors N
1
, N
2
having their drain terminals connected to the drain terminals of the PMOS transistor pair P
1
, P
2
and wherein their gate terminals receive an input signal DIN and an inverted input signal, a first inverter I
1
for receiving a first power voltage VDD as an operational power voltage and inverting a level of the input signal DIN, and a second inverter I
2
for receiving a second power voltage vddq as an operational power voltage and connected to a drain terminal of the PMOS transistor P
2
to thereby invert a signal level of an output node NO
2
. The level of the first power voltage VDD at DIN is lower than that of the second power voltage vddq and corresponds to an internal voltage level. The level of the second power voltage vddq corresponds to the interface voltage level. The level converter operates as follows in order to convert an input signal having an internal voltage level to an output signal having an interface voltage level.
When the input signal DIN is input as a CMOS logic level “high”, the NMOS transistor N
1
is turned on and the other NMOS transistor N
2
is turned off. Accordingly, the PMOS transistor P
1
is turned off and a gate voltage of the PMOS transistor P
2
decreases to 0V, and the PMOS transistor P
2
is turned on. As a result, the node NO
2
goes to logical “high” by being affected by a level of the second power voltage vddq. The “high” level of the node NO
2
is inverted by the second inverter I
2
and output as a “low” level at the output terminal DOUT. The “low” level at the output terminal DOUT is approximately 0V.
When the input signal DIN is input as a logic “low”, the NMOS transistor N
1
is turned off and another NMOS transistor N
2
is turned on. Accordingly, the PMOS transistor P
1
is turned on and the gate voltage of the PMOS transistor P
2
rises up to a level of the second power voltage vddq, thereby the PMOS transistor P
2
is turned off. As a result, the voltage level of the node NO
2
goes “low”. The “low” level of the node NO
2
is inverted by the second inverter I
2
and output as a “high” level at the output terminal DOUT. The “low” level at the output terminal DOUT is equal to the interface voltage level. In such a process, an input signal having an amplitude of 0V/VDD is converted to an output signal having an amplitude of vddq/0V.
However, there is a problem. Because the level converter shown in
FIG. 2
has converter characteristics as graphed in
FIG. 3
, it is difficult to apply such a level converter to a semiconductor device having high speed operations.
FIG. 3
shows waveforms of input/output signals, the time D that it takes to create the output signal DOUT after the input signal DIN is applied is too long for high speed operations. The delayed time D is caused by the operational characteristics of such static circuits. Such a static circuit requires an overlap time that is caused by the fighting of pull down and pull up currents when a signal is shifted. Such an overlap time causes delay in its operation and deteriorates high-speed responses accordingly. In addition, as shown in
FIG. 3
, although the pulse duty ratio of the input signal is 50%, the “low” region T
1
and the “high” region T
2
are different from one another, which is caused by characteristic of differential amplification type of level converter. The reason is that when a signal is shifted from “low” to “high” and a signal is shifted from “high” to “low”, their response characteristics differ from one another. Hence, the period of time that it takes the level converter in
FIG. 2
to convert levels is relatively long and there is accordingly a problem that the duty ratio of an output signal is different from that of an input signal.
The U.S. Pat. No. 6,175,248 to Michael P. Mack, which is issued on Jan. 16, 2001, discloses a logic level converter. The Mack patent is directed to a pulse width distortion correction logic level converter for converting a small swing differential logic signal into full swing complementary CMOS signal while preserving the pulse width of the original signal. The converter includes a receiver circuit for receiving the differential input signal and a converter circuit for converting the differential input signal to first and second output signals and comprising a latch device for latching the first and second output signals to output a single-ended signal having a same pulse width as the differential input signal.
However, the level converter as described in the Mack patent has the disadvantage that, because the converter performs setting and resetting a latch by using first and second output signals (e.g., long pulses having long delay) of the first and second converters receiving a common differential input signal, it takes a long time in a level-converting operation. The reason is that the first and second converters each have delay times of T
1
and T
2
relative to a rising signal and a falling signal, and the latch receives only a rising signal from the first and second converters to thereby perform set and reset operations. Accordingly, there is a disadvantage that because performance of a chip may be lowered when the above-conventional level converter is employed in a semiconductor device, a conventional level converter is not appropriate for a semiconductor device that requires a high-speed response in its operation.
SUMMARY OF THE INVENTION
An object of the invention is to provide a high-speed level converter for converting level in high speed.
Another object of the invention is to provide a level converter minimizing a decrease in performance of a chip.
Another object of the invention is to provide a signal converting apparatus by which the period of time being spent in level converting is minimized and a duty ratio of a level-converted signal becomes identical to a duty ratio of an input signal.
Another object of the invention is to provide a signal converting apparatus and a signal level converting method thereof for outputting a single ended signal having the same pulse width as that of an input signal.
Another object of the invention is to provide a level converter and a level converting method that is appropriate for a high-speed semiconductor device requiring a high-speed resp
Cho Uk-Rae
Kim Nam-Seog
Lee Kwang-Jin
Cho James H
F. Chau & Associates LLP
Tokar Michael
LandOfFree
Signal converting system having level converter for use in... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Signal converting system having level converter for use in..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Signal converting system having level converter for use in... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3140457