Sense amplifier circuitry selectively separable from bit lines f

Static information storage and retrieval – Read/write circuit – Flip-flop used for sensing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365190, 365233, G11C 11407

Patent

active

051483998

ABSTRACT:
An integrated circuit memory device includes a sense amplifier circuit having a first transistor coupling section connected between a pair of bit lines and a pair of sense amplifier nodes. The first transistor coupling section selectively connects the bit lines and the sense amplifier nodes in response to a first control signal. The sense amplifier circuit further includes a first sense amplifier connected between the sense amplifier nodes so as to selectively discharge one of the sense amplifier nodes and a second sense amplifier connected between the sense amplifier nodes so as to selectively charge the other one of the sense amplifier nodes. The first control signal can have a first voltage substantially intermediate a potential equal to a potential threshold of a transistor in the first transistor coupling section and the sum of a potential equal to the potential threshold and a precharge potential at the beginning of a sense operation. At these voltage levels, the first transistor is operative to decouple a first sense node from a first bit line when a selected memory cell stores a logic ONE level while a second transistor connects a second sense node with as second bit line. Also, the second transistor is operative to decouple the second sense node from the second bit line when the selected memory cell stores a logic ZERO level while the first transistor connects the first sense node with the first bit line.

REFERENCES:
patent: 4262341 (1981-04-01), Mogi et al.
patent: 4710901 (1987-12-01), Kumanoya et al.
patent: 4739500 (1988-04-01), Miyamoto et al.
patent: 4799197 (1989-01-01), Kodama et al.
patent: 4803663 (1989-02-01), Miyamoto et al.
patent: 4816706 (1989-03-01), Dhong et al.
patent: 4829483 (1989-05-01), Ogihara
patent: 4931992 (1990-06-01), Ogihara et al.
patent: 4980863 (1990-12-01), Ogihara
Heller et al., "High Sensitivity Charge-Transfer Sense Amplifier", IEEE Jour. of Solid St. Ccts. vol. SC-11, No. 5, Oct. 1976, pp. 596-601.
Masahiro Yoshida, et al., "The Analysis of CMOS Sense Amplifier" National Convention Record, No. 528, The Institute of Electronics and Comm. Engineers of Japan, Mar. 27-30, 1985, pp. 2-246.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Sense amplifier circuitry selectively separable from bit lines f does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Sense amplifier circuitry selectively separable from bit lines f, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Sense amplifier circuitry selectively separable from bit lines f will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-742152

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.