Active solid-state devices (e.g. – transistors – solid-state diode – Housing or package – Multiple housings
Reexamination Certificate
2002-01-31
2004-06-22
Hu, Shouxiang (Department: 2811)
Active solid-state devices (e.g., transistors, solid-state diode
Housing or package
Multiple housings
C257S646000, C257S730000
Reexamination Certificate
active
06753599
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to semiconductor packaging technology and, more particularly, to a semiconductor package having leads and a stack structure of this package.
2. Description of the Related Art
As is well known in the art, semiconductor integrated circuit chips such as memory chips are assembled in packages. The package is mounted on substrates of various electronic components. In order to electrically connect and mechanically attach the packages to a substrate, a lead frame is generally used.
FIG. 1
shows a conventional semiconductor package using the lead frame.
As shown in
FIG. 1
, a semiconductor package
1
comprises two semiconductor integrated circuit chips
2
attached to upper and lower surfaces of a die pad
3
to increase memory capacity. A lead frame comprises the die pad
3
on the center and a plurality of leads
4
disposed around the die pad
3
. The die pad
3
mechanically supports the chips
2
. The leads
4
electrically connect the semiconductor chips
2
to the substrate
10
. The semiconductor chips
2
are electrically connected to the leads
4
by bonding wires
5
. The semiconductor chips
2
and the bonding wires
5
are encapsulated with a molding resin such as epoxy molding compound, thereby forming a molding part
6
. Outer portions of the leads
4
, i.e., outer leads, which are exposed and extend from the molding part
6
, are bent in predetermined shapes to be suitably mounted on the substrate
10
, and the package
1
is mounted on the substrate
10
.
In order to operate the chips
2
on the substrate
10
, the conventional package
1
requires a large mounting area and mounting height. As shown in
FIG. 1
, compared to the dimension and the thickness of the chip
2
itself, the mounting area “a” and the mounting height “h” of the package
1
are excessive. Thus, with this conventional package, it has been difficult to satisfy the pressing demand for smaller and thinner packages. Further, the length of the leads
4
of the package
1
causes signal delay during the chip operation and reduces mounting reliability.
SUMMARY OF THE INVENTION
In accordance with one embodiment of the present invention, a semiconductor package, in which the lower surfaces of leads are partially exposed from a molding part, is provided. The semiconductor package may include a lead frame having a die pad in the center and a plurality of leads disposed around the die pad. The package comprises at least one semiconductor integrated circuit chip attached to the die pad. The lead frame and the chip are encapsulated within the molding part. The molding part includes an upper molding portion having a first width and a lower molding portion having a width smaller than the first width, thereby partially exposing the lower surfaces of the leads from the molding part.
In another embodiment, a mounting structure for the above-described package on a substrate is provided. In this mounting structure, the substrate has a cavity for receiving the lower molding portion of the package. The exposed lower surfaces of the leads may be attached to the substrate with a conductive adhesive.
In an alternative embodiment, the present invention provides a stack structure for stacking at least two of the above-described packages. In each package, projections are formed on the upper molding portion and recesses are formed on the lower molding portion. Each of the projections corresponds to one of the recesses in position and shape. The leads extend from a side surface of the upper molding portion and bent toward the upper molding portion of the package. The packages are stacked by engaging the projections of a lower package with the recesses of an upper package stacks the packages, and the bent parts of the package leads are connected with a conductive adhesive.
With the present invention, the mounting area and the mounting height of a package on a substrate can be reduce. Also, the mounting reliability of a package on a substrate and electrical characteristics of the package can be improved.
REFERENCES:
patent: 4996587 (1991-02-01), Hinrichsmeyer et al.
patent: 5394010 (1995-02-01), Tazawa et al.
patent: 5475259 (1995-12-01), Kasai et al.
patent: 6021563 (2000-02-01), Heo et al.
patent: 6146919 (2000-11-01), Tandy
patent: 6320251 (2001-11-01), Glenn
patent: 6424031 (2002-07-01), Glenn
patent: 06-053399 (1994-02-01), None
patent: 06-097349 (1994-08-01), None
patent: 10-084069 (1998-03-01), None
patent: 11-067978 (1999-09-01), None
patent: 20-1998-0018057 (1998-09-01), None
English language abstract for Korea Patent Application No. 20-1998-0018057.
English language abstract for Japanese Patent Publication No. 11-067978.
English language abstract for Japanese Patent Publication No. 10-084069.
English language abstract for Japanese Patent Publication No. 06-53399.
English language abstract for Japanese Patent Publication No. 06-097349.
Hu Shouxiang
Marger & Johnson & McCollom, P.C.
Samsung Electronics Co,. Ltd.
LandOfFree
Semiconductor package and mounting structure on substrate... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor package and mounting structure on substrate..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor package and mounting structure on substrate... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3351430