Static information storage and retrieval – Read/write circuit – Particular read circuit
Reexamination Certificate
2011-01-25
2011-01-25
Tran, Andrew Q (Department: 2824)
Static information storage and retrieval
Read/write circuit
Particular read circuit
C365S190000, C365S196000, C365S208000, C365S207000, C365S205000, C365S189050
Reexamination Certificate
active
07876627
ABSTRACT:
A semiconductor memory device having high integration, low power consumption and high operation speed. The memory device includes a sense amplifier circuit having plural pull-down circuits and a pull-up circuit. A transistor constituting one of the plural pull-down circuits has a larger constant than that of a transistor constituting the other pull-down circuits, for example, a channel length and a channel width. The pull-down circuit having the larger constant transistor is activated earlier than the other pull-down circuits and the pull-up circuit, which are activated to conduct reading. The data line and the earlier driven pull-down circuit are connected by an NMOS transistor and the NMOS transistor is activated or inactivated to control the activation or inactivation of the pull-down circuit.
REFERENCES:
patent: 5835427 (1998-11-01), McClure
patent: 6226207 (2001-05-01), Suh
patent: 6392303 (2002-05-01), Keeth
patent: 6456543 (2002-09-01), Lee
patent: 2002/0075731 (2002-06-01), Amano
patent: 2004/0223393 (2004-11-01), Hush et al.
patent: 2005/0232044 (2005-10-01), Akiyama et al.
patent: 63-244397 (1988-10-01), None
patent: 04-319596 (1992-11-01), None
patent: 08-235863 (1996-09-01), None
patent: 08-287681 (1996-11-01), None
patent: 11-265577 (1999-09-01), None
patent: 2005-293759 (2005-10-01), None
Itoh et al., “VLSI Memory Chip Design,” Springer, 2001, pp. 223-230.
Hong et al., “An Offset Cancellation Bit-line Sensing Scheme for Low-Voltage DRAM Applications,” ISSCC 2002 IEEE International Solid-State Conference, Digest of Technical Papers, pp. 154-155.
Sim et al., “Charge-Transferred Presensing and Efficiently Precharged Negative Word-Line Schemes for Low-Voltage DRAMs,” 2003 Symposium on VLSI Circuits Digest of Technical Papers, 2003, p. 289-292.
Akiyama Satoru
Miyatake Shin-ichi
Nakaya Hiroaki
Sekiguchi Tomonori
Takemura Riichiro
Elpida Memory Inc.
Hitachi , Ltd.
Miles & Stockbridge P.C.
Tran Andrew Q
LandOfFree
Semiconductor memory device having a sense amplifier circuit... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor memory device having a sense amplifier circuit..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory device having a sense amplifier circuit... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2664279