Error detection/correction and fault detection/recovery – Data processing system error or fault handling – Reliability and availability
Reexamination Certificate
2007-10-09
2007-10-09
Le, Dieu-Minh (Department: 2785)
Error detection/correction and fault detection/recovery
Data processing system error or fault handling
Reliability and availability
C365S200000
Reexamination Certificate
active
09359767
ABSTRACT:
A semiconductor memory device having a shift redundancy function includes a switch circuit for changeably connecting a plurality of decode signal lines decoding an address signal to a plurality of selecting lines and redundancy selecting lines, and executes a switch operation for shifting at least one of a plurality of decode lines in the direction of a first redundancy selecting line positioned at one of the ends among a plurality of selecting lines or a second switch operation for shifting at least one of the decode lines in the direction of a second redundancy selecting line positioned at the other end among the selecting lines or both of the first and second operations when any fault occurs in a plurality of selecting lines. The semiconductor memory device preferably includes two or more first redundancy selecting lines positioned at one of the ends of a plurality of selecting lines, two or more second redundancy selecting lines positioned at the other end, and first and second switch units disposed in two stages. When any fault selecting line occurs, the first switch unit executes a first switch operation for shifting at least one of the decode signal lines in the direction of the first redundancy selecting line or a second switch operation for shifting the same in the direction of the second redundancy selecting line, or the second switch unit executes a third switch operation for shifting at least one decode signal line in the direction of the first redundancy selecting line or a fourth switch operation for shifting it in the direction of the second redundancy selecting line.
REFERENCES:
patent: 4538245 (1985-08-01), Smarandoiu et al.
patent: 5260902 (1993-11-01), Pilling et al.
patent: 5270975 (1993-12-01), McAdams
patent: 5323348 (1994-06-01), Mori et al.
patent: 5771194 (1998-06-01), Maeno
patent: 5959903 (1999-09-01), Chen et al.
patent: 0 795 825 (1997-09-01), None
patent: 8-8344 (1996-01-01), None
patent: 8-335399 (1996-12-01), None
patent: 9-231790 (1997-09-01), None
patent: 10-500527 (1998-01-01), None
patent: WO 96/41264 (1996-12-01), None
Eto Satoshi
Ikeda Toshimi
Ishii Yuki
Kawabata Kuninori
Kikutake Akira
Arent & Fox LLP
Fujitsu Limited
Le Dieu-Minh
LandOfFree
Semiconductor memory device and method for executing shift... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor memory device and method for executing shift..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory device and method for executing shift... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3890506