Electronic digital logic circuitry – Function of and – or – nand – nor – or not – Field-effect transistor
Reexamination Certificate
2001-05-21
2002-05-14
Tokar, Michael (Department: 2819)
Electronic digital logic circuitry
Function of and, or, nand, nor, or not
Field-effect transistor
C326S121000, C326S119000, C326S112000, C326S114000
Reexamination Certificate
active
06388474
ABSTRACT:
BACKGROUND OF THE INVENTION
The present invention relates to a semiconductor integrated circuit, and particularly to a semiconductor integrated circuit which can be used in general-purpose processors, signal processors, video processors and the like including logic circuits.
Among circuitries using pass-transistors, there have been introduced differential pass-transistor logics as described in IEEE Journal of Solid-state Circuits, Vol.SC-22, No.2, April 1987, pp.216-222 (will be called the first prior art) and complementary pass-transistor logics as described in IEEE Journal of Solid-state Circuits, Vol.SC-25, No.2, April 1990, pp.388-395 (will be called the second prior art). These circuitries are complementary logic circuits using both inverting and non-inverting logics.
Pass-transistor circuits using single-channel MOSFETs, instead of complementary MOSFETs, and a design scheme of pass-transistor circuits of the standard cell scheme are described in Custom Integrated Circuits Conference 1994 Digest, pp.603-606 (will be called the third prior art).
A configuration scheme of pass-transistor circuits based on a logic expression called a binary decision diagram is described in the Proceeding of 1994 Autumn Convention of The Institute of Electronics, Information and Communication Engineers of Japan, edition of fundamentals and interfaces, p.64 (will be called the fourth prior art).
A logical operation scheme based on the binary decision diagram is described in IEEE, Transaction on Computers, Vol.C-35, No.8.August 1986, pp.677-691 (will be called the fifth prior art).
Logic circuits for accomplishing logics of exclusive-OR circuits, full adders and the like based on a scheme of supplying an output signal of a preceding-stage complementary pass-transistor circuit to the gates of complementary MOSFETs of a succeeding-stage complementary transistor circuit are described in Japanese Laid-Open Patent Application No. 1-216622 (will be called the sixth prior art).
Logic circuits for accomplishing logics of exclusive-OR circuits, full adders and the like based on a scheme of supplying an output signal of a preceding-stage complementary pass-transistor circuit to the sources of complementary MOSFETs of a succeeding-stage complementary transistor circuit are described in Japanese Laid-Open Patent Application No. 1-256219 (will be called the seventh prior art).
A parity detection and generation circuit using exclusive-OR circuits based on a scheme of supplying an output signal of a preceding-stage complementary pass-transistor circuit to the gates of complementary MOSFETs of a succeeding-stage complementary transistor circuit and a scheme of supplying a output signal of a preceding-stage complementary pass-transistor circuit to the sources of complementary MOSFETs of the succeeding-stage complementary transistor circuit are described in U.S. Pat. No. 4,477,904 (will be called the eighth prior art).
SUMMARY OF THE INVENTION
A pass-transistor circuit requires a smaller number of transistors as compared with a conventional CMOS logic circuit in accomplishing a same logic function, and accordingly the circuit is more suitable for reduced power consumption and delay. However, it is more difficult to synthesize logic circuits comprised of pass-transistor circuits, and therefore they have not been used for random logic circuits which require all logic functions.
The above-mentioned sixth prior art, which adopts a scheme of supplying an output signal of a preceding-stage complementary pass-transistor circuit to the gates of complementary MOSFETs of a succeeding-stage complementary transistor circuit, and the seventh prior art, which adopts a scheme of supplying the output signal of the preceding-stage complementary pass-transistor circuit to the sources of complementary MOSFETs of the succeeding-stage complementary transistor circuit, are both used for logic circuits for accomplishing logics of exclusive-OR circuits, full adders and the like. The sixth and seventh prior arts, however, do not disclose a method for using pass-transistor circuits for accomplishing all logic functions.
The above-mentioned eighth prior art, which adopts both a scheme of supplying an output signal of the preceding-stage complementary pass-transistor circuit to the gates of complementary MOSFETs of the succeeding-stage complementary transistor circuit and a scheme of supplying the output signal of the preceding-stage complementary pass-transistor circuit to the sources of complementary MOSFETs of the succeeding-stage complementary transistor circuit, is applied to parity detection and generation circuits using exclusive-OR circuits. The eighth prior art, however, does not disclose a method for using pass-transistor circuits for accomplishing all logic functions.
It is necessary accomplish intricate logic functions with a smaller number of transistors, if it is intended to provide pass-transistor circuits that can be used for a random logic circuit which requires all logic functions.
The study of the inventors of the present invention revealed that it is difficult for the eighth prior art to accomplish intricate logic functions with a smaller number of transistors, because two MOSFETs of a same conductivity type in the preceding-stage complementary pass-transistor circuit, which drives the gates or sources of complementary MOSFETs of the succeeding-stage pass-transistor circuit, are supplied on their sources with complementary logic signals (high and low).
Accordingly, an object of the present invention is to provide a semiconductor integrated circuit including pass-transistor circuits which require a smaller number of transistors, are suitable for reduction of the power consumption and delay and accomplish intricate logic functions.
In order to achieve the above objective, the semiconductor integrated circuit according to one mode for carrying out the present invention comprises a logic circuit which includes first, second and third pass-transistor circuits (PT
1
, PT
2
, PT
3
). Each pass-transistor circuit has a first input node (In
1
), a second input node (In
2
), an output node (Out), a first field effect transistor (will be termed “FET” hereinafter) (Q
1
) having its source-drain path coupled to the first input node (In
1
) and the output node (Out), and a second PET (Q
2
) having its source-drain path coupled to the second input node (In
2
) and the output node (Out). The first FET (Q
1
) of the second pass-transistor circuit (PT
2
) has its gate responding to a signal on the output node (Out) of the first pass-transistor circuit (PT
1
). At least one of the first FET (Q
1
) and second PET (Q
2
) of the third pass-transistor circuit (PT
3
) has its source-drain path coupled to one of the first input node (In
1
) and output node (Out) of the second pass-transistor circuit (PT
2
). The first input node (In
1
) and the second input node (In
2
) of the first pass-transistor circuit (PT
1
) are respectively supplied with an input signal and another input signal (B, GND) that are logically independent from each other. See
FIGS. 1 and 2
.
The semiconductor integrated circuit according to this mode for carrying out the present invention bases the logical decision of the logic circuit output signal, which is obtained on one of the output node of the second pass-transistor circuit and the output node of the third pass-transistor circuit, on (1) a scheme adopted between the first and second pass-transistor circuits, of supplying an output signal of a preceding-stage pass-transistor to a gate of a succeeding-stage pass-transistor, (2) a scheme adopted between the second and third pass-transistor circuits, of supplying an output signal of a preceding-stage pass-transistor to the source-drain path of a succeeding-stage pass-transistor, and (3) a scheme of supplying the input signals that are logically independent from each other to the first and second input nodes of the first pass-transistor circuit.
Thus, the output signal of the logic circuit which includes the first, second and third pass-transistor circuits on these three
Sasaki Yasuhiko
Seki Koichi
Yamashita Shunzo
Yano Kazuo
Hitachi , Ltd.
Mattingly Stanger & Malur, P.C.
Tan Vibol
Tokar Michael
LandOfFree
Semiconductor integrated circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor integrated circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor integrated circuit will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2881791