Semiconductor die back side surface and method of fabrication

Semiconductor device manufacturing: process – Packaging or treatment of packaged semiconductor – Making plural separate devices

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S665000, C438S459000, C438S964000, C257S739000

Reexamination Certificate

active

06184064

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a method and apparatus for patterning, shaping and/or altering the backside surface of a semiconductor die. The present invention improves adhesion between a back side surface of a semiconductor die and either a die attach adhesive or encapsulation compound, reduces adhesive contamination from semiconductor wafer tape used in wafer processing, and reduces shear stress along the interface between the semiconductor die back side surface and either the die attach adhesive and/or encapsulation compound.
2. State of the Art
In a typical integrated circuit manufacturing process, a plurality of sets of integrated circuit patterns are simultaneously formed in discrete locations on a surface of a semiconductor wafer by a series of layer deposition and etching processes, as known in the art. Each set of the integrated circuit patterns is generally formed in a series of rectangular formats on a surface of the semiconductor wafer. Each set of integrated circuit patterns is separated from another set of integrated circuit patterns on the surface of the wafer by an area located therebetween where no integrated circuits or circuits are located on the surface of the wafer. Such an area separating each set of integrated circuits on the surface of the wafer being generally referred to as a “street area” on the surface of the wafer. After the sets of integrated circuit patterns are fully formed, the semiconductor wafer is diced by a wafer sawing machine, as known in the art, along the street areas of the semiconductor wafer separating the semiconductor wafer into a plurality of individual semiconductor dice having a plurality of integrated circuits. These individual semiconductor dice can then either be packaged within protective packages or incorporated into appropriate electronic circuits as unpackaged, or “bare”, semiconductor die.
The term “semiconductor wafer” is used herein to denote any solid semiconductor surface, such as is provided by a silicon, gallium arsenide or indium phosphide wafer sliced transversely from a crystal ingot, or a layer of such semiconductor material formed on glass, ceramic, sapphire, or other supporting carrier, as known in the art.
Once a semiconductor wafer has been sliced or otherwise formed, such as being sawed from a crystal ingot, a surface of the semiconductor wafer may undergo a rough polish followed by chemical-mechanical polishing process (“CMP process”) to free the surface of irregularities and/or saw damage for the subsequent formation of the integrated circuit patterns thereon. Rough polishing of a surface of the semiconductor wafer generally includes an abrasive, slurry lapping process, as known in the art. The CMP process used after a rough polish of a surface of the wafer includes a combination of chemical etching and mechanical buffing wherein a mild etchant solution is flooded over the semiconductor wafer forming a thin etched chemical layer of a surface of the semiconductor wafer that is removed by the mechanical buffing action. The combination of the rough polish followed by CMP process results in a mirror-like finish on a surface of the semiconductor wafer. The term “mirror-like finish” is generally defined as a semiconductor wafer surface flatness value typically ranging from 3 to 4 &mgr;m as measured by the maximum peak-to-valley deviation of a semiconductor wafer surface from a reference plane extending thereover.
Generally, semiconductor wafers are initially sliced or otherwise fabricated having a thickness greater than is desired for a finished integrated circuit semiconductor die formed therefrom. A thick semiconductor wafer is more robust, which minimizes warpage and breakage that can result from various heating processes, as well as other processes, during the formation of the integrated circuit patterns for the semiconductor dice on a polished surface of the semiconductor wafer.
However, the thick semiconductor wafer is typically thicker than is desired for packaging of the individual semiconductor die, or too thick for use with processing equipment and fixtures in subsequent semiconductor die processing and/or encapsulation steps. Therefore, it is usually necessary, after the integrated circuit patterns are defined on the polished surface of the semiconductor wafer, to grind or otherwise remove a portion of the back side surface of the semiconductor wafer (i.e., the side opposite to the polished surface having a mirror-like finish of the semiconductor wafer) in order to reduce the semiconductor wafer thickness prior to the semiconductor wafer being diced into individual semiconductor die. Suitable grinding, sawing machines, and other processes and equipment for removing excess wafer depth on the semiconductor wafer back side surface are well known in the art.
To prevent movement of portions of the semiconductor wafer during the sawing process used to form individual semiconductor dice, a piece of semiconductor wafer tape is temporarily secured to the back side surface of the semiconductor wafer. Semiconductor wafer tape typically comprises an adhesive, a base film, and a release liner. The semiconductor wafer tape typically has a thickness in the range of about 5 to 15 &mgr;m. The semiconductor wafer tape adhesive is typically composed of five components: a base polymer, a cross-linking agent, an oligomer, a photo-initiator, and an additive agent. The base polymer comprises the main structural element of the adhesive of the semiconductor wafer tape. The oligomer serves to adjust the adhesive strength and hardness of the adhesive, so that an individual integrated circuit semiconductor die can be easily removed from the semiconductor wafer tape. The cross-linking agent is designed to enhance the cohesion of the adhesive of the semiconductor wafer tape. The photo-initiator enhances the degree of bonding by creating radicals during exposure to UV radiation after the semiconductor wafer tape is applied to the back side surface of the semiconductor wafer. Lastly, the additive agent acts to modify the strength of the adhesive of the semiconductor wafer tape independently of the oligomer. After application to the back side of the semiconductor wafer, the semiconductor wafer tape is exposed to ultraviolet radiation to trigger a chemical reaction to render the tape adhesive. (See, M. Amagai, et al., “
Cracking Failures in Lead
-
On
-
Chip Packages Induced by Chip Back side Contamination
”, IEEE Transactions On Components, Packaging And Manufacturing Technology, Part B, Vol. 18, No. 1, pp. 119-126 (1995) (hereinafter “the Amagai article”)).
After sawing the semiconductor wafer to form individual semiconductor die, the individual, or “singulated”, semiconductor dice are removed from the semiconductor wafer tape. Although the taping of the semiconductor wafer is necessary, it results in adhesive and/or residues (primarily base polymer, oligomer, and additives) remaining on the back side of each of the individual semiconductor dice. These contaminants (adhesive and/or residues) affect the quality of the bond between the individual semiconductor die and an encapsulation compound (such as an epoxy molding resin) which may surround the semiconductor die used in the packaging of the die, or the quality of the bond between the semiconductor die and a substrate to which the semiconductor die may be mounted by a die attach adhesive (such as an epoxy adhesive). The failure to form a high quality bond may then result in interfacial delamination between the back side surface of the semiconductor die and either the encapsulation compound or the die attach adhesive. Thereafter, moisture absorbed into either the encapsulation compound or the die attach adhesive may collect in the delaminated areas where subsequent higher temperatures can convert the moisture to steam. The formation of steam may crack either the encapsulation compound or die attach adhesive or further delaminate the semiconductor die from either the encapsulation compound or die attach adhesive.
Furthermore,

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor die back side surface and method of fabrication does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor die back side surface and method of fabrication, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor die back side surface and method of fabrication will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2599510

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.