Semiconductor devices and their fabrication methods

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S337000, C257S220000

Reexamination Certificate

active

06781202

ABSTRACT:

FIELD OF THE INVENTION
The present invention relates to semiconductor devices and their fabrication methods and, more particularly, to improvement in resistance to soft errors in an ultra-small insulated gate field-effect transistor.
BACKGROUND OF THE INVENTION
The performance of an insulated gate field-effect transistor (hereinbelow referred to as MOSFET) as a component of an integrated circuit device of a very high packing density has been being increased by reduction in structural dimensions in accordance with the scaling law. Specifically, as the size of the structure is reduced, a mutual conductance g
m
indicative of the amplification factor of the MOSFET increases and higher-density integration is realized at the same time. The scaling law contributes to even decrease in a power voltage and promotes higher-speed operation, higher packing density, and lower power operation at the same time.
FIG. 1
is a schematic diagram showing a cross section of a representative configuration example of a conventional ultra-small MOSFET. Shown in
FIG. 1
are a semiconductor substrate
1
, a deep source/drain diffusion layer
2
, a shallow source/drain diffusion layer (called an extension)
3
, a locally high-density doping region
5
also called a pocket, a gate insulating film
6
, a gate electrode
7
, a gate side wall insulating film
8
, a silicide film
9
, a surface passivation insulating film
10
, and a source/drain electrode
11
. The diagram shows an example of an ultra-small MOS having a double diffusion structure for realizing a source/drain of a low-resistance and a shallow junction.
As the MOS structure is decreasing in size, a kind of conduction phenomenon called punch-through appears between the source and drain and it is a factor of preventing the MOS structure from decreasing in size. As means for solving the problem, developments for a shallower source/drain junction and the locally high-density doping technique of a channel region have been being promoted.
On the other hand, as shown in
FIG. 2A
, as a technique maximally utilizing the performance of a MOSFET and realizing a higher-performance function, a complementary circuit configuration (complementary-MOSFET: CMOS) in which an n conduction type MOSFET (nMOS) and a p conduction type MOSFET (pMOS) are connected in series has been proposed and is widely used. A flip flop formed by combining two complementary circuits is widely used as a memory device (static random access memory, hereinbelow, abbreviated as SRAM)
FIG. 2B
shows the circuit configuration of the SRAM.
Because of its configuration of the bistable circuit, it is said that the SRAM is stable against an unexpected disturbance and noise from the outside. In recent years, however, a lower voltage is used for reduction in power consumption and an erroneous operation due to an external disturbance, particularly, high-energy rays emitted irregularly from outer space is sometimes recognized. For example, as shown by the arrow in the SRAM of
FIG. 2B
, the SRAM is irradiated with alpha-particles, so that an output of the CMOS is shifted to a low potential although for extremely short time, causing inversion of data stored in the SRAM or the like. One of methods of preventing the phenomenon is a method of adding a capacitance which absorbs occurrence of an abnormal voltage. To be specific, as shown in
FIG. 2C
, a tank (capacitor) for temporarily storing electrons or holes generated by the irradiation of alpha particles is provided. By adding a capacitance Ca on the output side of a CMOS, a potential drop can be prevented. However, there is a problem that the operation speed of the whole SRAM is decreased.
FIG. 3
shows a result of analysis by device simulation, of changes in outputs in the case where the capacitance Ca is added to the output side of the CMOS and the CMOS is irradiated with alpha particles. As obviously understood from comparison between the case where the additional capacitance Ca is not provided and the case where the additional capacitance Ca is provided, by the additional capacitance Ca of about 0.7 fF, shift to a lower potential due to the alpha-particles induced is suppressed. From the viewpoint of stability of the operation of the SRAM, it can be said that even reduction of such a degree produces an effect. To be more reliable, the additional capacitance Ca of about 1.8 fF is effective. As described above, by adding the capacitance on the output side of the CMOS, it is understood that a drop in the potential can be prevented and resistance to alpha particles can be improved. However, the method has a problem that the operation speed of the whole SRAM deteriorates.
Methods of preventing a generated electron-hole pair from arriving at an active region of a semiconductor device by making a layer-state breakwater are disclosed in Japanese Unexamined Patent Application Nos. 59-84461 and 59-94451. According to the methods, a high-density impurity region serving as a breakwater is formed so as to have a layer structure (hereinbelow, called a layer-shaped breakwater) in a lower region of the active region. In the former method, a high-density doped layer serving as a layer-shaped breakwater is formed so, as not to be in contact with a source/drain region of high density. In the latter method, the high-density doped layer is formed so as to be in contact with the source/drain region of high density. Whether the high-density doped layer is in contact or not exerts an influence on a capacitance value in a semiconductor device but the effect of a soft error protection is the same.
Cosmic rays incident from the outside of a semiconductor device have no regularity and no order in the incident direction and position so that generation of an electron-hole pair by irradiation of high-energy rays cannot be prevented. That is, when a semiconductor device is irradiated with cosmic rays, exposure positions in the semiconductor device completely have no order. Therefore, whether the high-energy rays pass through the center portion from right above as in the known techniques or the peripheral portion of a MOS cannot be specified. When the rays pass through the center portion from right above, the conventional layer-shaped breakwater effectively acts. However, when the rays pass through the peripheral portion, the flow of electrons and holes generated in association with the exposure in a well is not blocked by the layer-shaped breakwater but the electrons and holes easily reach the active region of the MOS. That is, the layer-shaped breakwater cannot always sufficiently deal with occurrence of a soft error.
The cosmic rays that cause a soft error are a natural phenomenon and cannot be prevented from being generated. Consequently, it is desired to prevent irradiation of high-energy rays. However, some cosmic rays such as neutron rays penetrate even one meter of concrete, so that it is unrealistic to completely block the cosmic rays. It is therefore necessary to take some countermeasure for the semiconductor itself. As described above, the structure including the layer-shaped breakwater for preventing the electrons and holes generated at the time of exposure to high-energy rays from being diffused to the active region is known by Japanese Unexamined Patent Application Nos. 59-84461 and 59-94451 and the like.
However, it is troublesome that the incident directions and positions of cosmic rays that cause a soft error do not have regularity. When the center portion of the MOS is exposed to the high-energy rays, the layer-shaped breakwater can effectively plays its role but when the high-energy rays are incident on the peripheral portion, as described above, a problem arises such that the flow of the electrons and holes cannot be effectively blocked.
An object of the invention is to provide a semiconductor device having high resistance to a soft error which is caused by high-energy rays from outer space and high-performance driving capability.
SUMMARY OF THE INVENTION
To more specifically describe an erroneous operation caused by cosmic rays, particularly, alpha p

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor devices and their fabrication methods does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor devices and their fabrication methods, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor devices and their fabrication methods will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3285038

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.