Static information storage and retrieval – Read/write circuit – Data refresh
Reexamination Certificate
2001-10-09
2003-03-25
Nguyen, Viet Q. (Department: 2818)
Static information storage and retrieval
Read/write circuit
Data refresh
C365S227000, C365S233100
Reexamination Certificate
active
06538948
ABSTRACT:
Japanese Patent Application No. 2000-320978, filed Oct. 20, 2000 is hereby incorporated by reference in its entirety.
TECHNICAL FIELD
The present invention relates to a semiconductor device which retains data by refreshing, a method of refreshing the semiconductor device, a memory system, and an electronic instrument.
BACKGROUND
A virtually static RAM (VSRAM) is one type of semiconductor memory. Although memory cells of the VSRAM are the same as memory cells of a DRAM, the VSRAM does not need multiplexing of the column address and the row address. Moreover, the user can use the VSRAM without taking refreshing into consideration (transparency of refreshing).
A certain type of VSRAM is operated in two or more operating states such as a normal operating state and a power saving state. In such a VSRAM, sufficient consideration is not given to internal refreshing performed in each operating state. This problem is not limited to the VSRAM, but is common to dynamic type semiconductor memory devices equipped with a built-in refresh timer and refresh control sections.
SUMMARY
The present invention has been achieved to overcome the above conventional problem. An object of the present invention is to provide technology capable of performing refresh operations suitable for two or more operating states of a semiconductor memory device.
(1) A first aspect of the present invention provides a method of refreshing a semiconductor device including a memory cell array divided into a plurality of blocks, the method comprising:
a first step of making the semiconductor device externally accessible,
a second step of refreshing a block other than a block to be externally accessed among the plurality of blocks of the memory cell array in a first refresh cycle when the semiconductor device is in an externally accessible state;
a third step of making the semiconductor device externally inaccessible; and
a fourth step of refreshing each of the blocks in a second refresh cycle, which is longer than the first refresh cycle, when the semiconductor device is in an externally inaccessible state.
(2) A second aspect of the present invention provides a semiconductor device which holds data by refreshing, comprising:
a memory cell array divided into a plurality of blocks, and
a refresh control circuit which refreshes a block other than a block to be externally accessed among the plurality of blocks of the memory cell array in a first refresh cycle when the semiconductor device is in an externally accessible state, and also refreshes each of the blocks in a second refresh cycle which is longer than the first refresh cycle when the semiconductor device is in an externally inaccessible state.
(3) A third aspect of the present invention provides a memory system comprising the semiconductor device as defined in the above (2).
(4) A fourth aspect of the present invention provides an electronic instrument comprising the semiconductor device as defined in the above (2).
REFERENCES:
patent: 5740119 (1998-04-01), Asakura et al
patent: 5822257 (1998-10-01), Ogawa
patent: 5867439 (1999-02-01), Asakura et al.
patent: 5970507 (1999-10-01), Kato et al.
patent: 5999471 (1999-12-01), Choi
patent: 6343043 (2002-01-01), Kai et al.
patent: 2002/0049884 (2002-04-01), Mizugaki et al.
U.S. patent application (Atty. Docket #110808), Mizugaki, filed Oct. 9, 2001.
Nguyen Viet Q.
Oliff & Berridge PLC.
Seiko Epson Corporation
LandOfFree
Semiconductor device, refreshing method thereof, memory... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor device, refreshing method thereof, memory..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device, refreshing method thereof, memory... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3006732