Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
2002-10-22
2004-12-21
Prenty, Mark V. (Department: 2822)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S401000, C257S616000, C257S365000
Reexamination Certificate
active
06833588
ABSTRACT:
TECHNICAL FIELD
The present invention relates to semiconductor devices and methods of manufacturing semiconductor devices. The present invention has particular applicability to double-gate devices.
BACKGROUND ART
The escalating requirements for high density and performance associated with ultra large scale integration semiconductor devices require design features, such as gate lengths, below 100 nanometers (nm), high reliability and increased manufacturing throughput. The reduction of design features below 100 nm challenges the limitations of conventional methodology.
For example, when the gate length of conventional planar metal oxide semiconductor field effect transistors (MOSFETs) is scaled below 100 nm, problems associated with short channel effects, such as excessive leakage between the source and drain, become increasingly difficult to overcome. In addition, mobility degradation and a number of process issues also make it difficult to scale conventional MOSFETs to include increasingly smaller device features. New device structures are therefore being explored to improve FET performance and allow further device scaling.
Double-gate MOSFETs represent new structures that have been considered as candidates for succeeding existing planar MOSFETs. In double-gate MOSFETs, two gates may be used to control short channel effects. A FinFET is a recent double-gate structure that exhibits good short channel behavior. A FinFET includes a channel formed in a vertical fin. The FinFET structure may be fabricated using layout and process techniques similar to those used for conventional planar MOSFETs.
DISCLOSURE OF THE INVENTION
Implementations consistent with the present invention provide a FinFET device with two gates that are formed on opposite sides of a conductive fin. The device may include gate material below the conductive fin to increase the total channel width for the device.
Additional advantages and other features of the invention will be set forth in part in the description which follows and in part will become apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the invention. The advantages and features of the invention may be realized and obtained as particularly pointed out in the appended claims.
According to the present invention, the foregoing and other advantages are achieved in part by a semiconductor device that includes a substrate, an insulating layer, a first gate and a fin. The insulating layer is formed on the substrate and the first gate is formed on the insulating layer. The first gate has a U-shaped cross-section at a channel region of the semiconductor device. The fin has a number of side surfaces, a top surface and a bottom surface, where the bottom surface and at least a portion of the side surfaces are surrounded by the first gate.
According to another aspect of the invention, a method of manufacturing a semiconductor device is provided. The method includes forming an insulating layer on a substrate and forming a fin structure on the insulating layer. The fin structure has a number of side surfaces, a top surface and a bottom surface. The method also includes forming a dielectric layer over the top surface of the fin structure, forming source and drain regions and etching the insulating layer to laterally undercut the insulating layer below the bottom surface of the fin structure. The method further includes depositing a gate material over the fin structure, where the gate material surrounds the bottom surface of the fin structure and at least a portion of the side surfaces. The method also includes planarizing the deposited gate material, patterning and etching the gate material to form a first and a second gate electrode on opposite sides of the fin.
According to a further aspect of the invention, a semiconductor device that includes a substrate, an insulating layer, a conductive fin, a dielectric cap, a gate dielectric layer and a gate is provided. The insulating layer is formed on the substrate and the conductive fin is formed on the insulating layer. The conductive fin has a first end, a second end and a middle portion located between the first and second ends, where the first and second ends are disposed on the insulating layer and the middle portion is separated from the insulating layer. The dielectric cap is formed over a top surface of the conductive fin and a gate dielectric layer is formed on side surfaces and a bottom surface of the conductive fin. The gate is formed on the insulating layer and the gate surrounds the bottom surface and side surfaces of the middle portion of the conductive fin.
Other advantages and features of the present invention will become readily apparent to those skilled in this art from the following detailed description. The embodiments shown and described provide illustration of the best mode contemplated for carrying out the invention. The invention is capable of modifications in various obvious respects, all without departing from the invention. Accordingly, the drawings are to be regarded as illustrative in nature, and not as restrictive.
REFERENCES:
patent: 5349228 (1994-09-01), Neudeck et al.
patent: 5801397 (1998-09-01), Cunningham
patent: 6605847 (2003-08-01), Kim et al.
patent: 2003/0042542 (2003-03-01), Maegawa et al.
patent: 2002-43581 (2002-02-01), None
Digh Hisamoto et al., “FinFET-A Self-Aligned Double-Gate MOSFET Scalable to 20 nm,” IEEE Transactions on Electron Devices, vol. 47, No. 12, Dec. 2000, pp. 2320-2325.
Yang-Kyu Choi et al., “Sub-20nm CMOS FinFET Technologies,” 2001 IEEE, IEDM, pp. 421-424.
Xuejue Huang et al., “Sub-50 nm P-Channel FinFET,” IEEE Transactions on Electron Devices, vol. 48, No. 5, May 2001, pp. 880-886.
Xuejue Huang et al., “Sub 50-nm FinFET: PMOS,” 1999 IEEE, IEDM, pp. 67-70.
Yang-Kyu Choi et al., “Nanoscale CMOS Spacer FinFET for the Terabit Era,” IEEE Electron Device Letters, vol. 23, No. 1, Jan. 2002, pp. 25-27.
Ahmed Shibly S.
An Judy Xilin
Dakshina-Murthy Srikanteswara
Krivokapic Zoran
Wang Haihong
Advanced Micro Devices , Inc.
Harrity & Snyder LLP
Prenty Mark V.
LandOfFree
Semiconductor device having a U-shaped gate structure does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor device having a U-shaped gate structure, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device having a U-shaped gate structure will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3321126