Semiconductor device and method for fabricating the same

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – On insulating substrate or layer

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S459000, C438S977000

Reexamination Certificate

active

06383849

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a semiconductor device more specifically to a MOS transistor having an SOI (Silicon On Insulator) structure.
2. Description of Related Art
In general, to increase the integration of semiconductor devices, the size of each of the elements in the semiconductor devices must be reduced. In particular, to reduce the size of a MOS transistor, the impurity concentration of the channel region in the MOS transistor must be increased. However, such a high concentration of impurities leads to a higher parasitic capacitance of the MOS transistor. Accordingly, the electric characteristics of the MOS transistor are degraded with reduction of the size of the MOS transistor, so it is required that a low operating voltage is applied to the MOS transistor to maintain the expected life span.
As described above, with the development of highly integrated circuits, there are various problems to be solved. In particular, there are many problems in decreasing electric power consumption and in increase of a operating speed. Also the DIBL(Drain Induced Barrier Lowering) effect which causes the electric field generated from the drain region to have influence upon the source region due to the shortage of the channel length, and the punch-through effect may increase the leakage current of the MOS transistor.
To solve the above problems,an SOI (Silicon On Insulator) structure is proposed as shown in FIG.
1
. In this case, an insulating layer
12
which is called a buried oxide layer, is formed on a substrate II and then parasitic capacitance is reduced by the buried oxide layer. Accordingly, the operating speed of circuits are increased. However, it is difficult to transfer downward the heat occurred in the MOS transistors, because the thermal conductivity of silicon oxide layer is 1/100 times as low as silicon layer.
Therefore, it is a primary factor in decreasing the efficiency of the device in with the increase of the heat in the MOS transistor. In addition, the leakage current of the MOS transistor may be greatly increased, because the electric field generated from a drain
14
propagates to the buried oxide layer in the MOS transistor. These characteristics become worse with smaller size of the MOS transistor.
In
FIG. 1
, reference numeral
11
denotes a silicon wafer,
13
a source,
15
a channel region,
16
a gate oxide layer,
17
a gate electrode.
An ideal structure of the MOS transistor may be implemented, by forming three impurity regions different from one another in the channel beneath the gate oxide layer. That is, a low impurity concentration layer doped, for example, less than 1×10
16
ions/cm
3
is formed up to a predetermined depth, for example, 300 Å from the gate oxide layer to increase mobility of electrons or holes and to increase the driving capacity of the MOS transistor. Subsequently, beneath the low impurity concentration layer, a high impurity concentration layer doped, for example, more than 1×10
17
ions/cm
3
is abruptly formed to reduce the punch-through effect and the DIBL effect from being generated in the MOS transistor and, at a predetermined depth, for example, 1000 Å a low impurity concentration is maintained again to decrease the parasitic capacitance of the source/drain regions. However, it is difficult to embody such a MOS transistor because of the impurity diffusion at a high temperature required in forming an gate oxide layer. That is, although a lay-out for forming such an ideal MOS transistor is provided, the impurities in the higher impurity concentration layer are diffused into the lower impurity concentration layers, at the time of growing the gate oxide layer at a high temperature. As a result, parasitic capacitance is increased by the downward diffused impurities, the current driving capacity is decreased by upward diffused impurities.
SUMMARY OF THE INVENTION
Therefore, an object of the present invention is to provide MOS transistors capable of improving the thermal conduction characteristics and a method for fabricating the same.
Also, another object of the present invention is to provide MOS transistors capable of improving the punch-through and the DIBL effect caused by the electric field generated from the drain regions of the MOS transistors.
In accordance with an aspect of the present invention, there is provided a semiconductor device comprising: a semiconductor substrate; a first insulating layer, a selected material layer and a second insulating layer orderly stacked on said semiconductor substrate; and a semiconductor layer formed on the second insulating layer for providing an active area where MOS transistors are formed, wherein, said material layer provides a path for emitting heat generated from said MOS transistors.
In accordance with another aspect of the present invention, there is provided method of fabricating a semiconductor device comprising the steps of: forming a first insulating layer on a first semiconductor substrate; forming a polysilicon layer on the first insulating layer; forming a second insulating layer on the polysilicon layer; adhering a second semiconductor substrate to the second insulating layer; leaving a part of one of the first and second semiconductor substrate by using chemical mechanical polishing recipe; forming a gate insulating layer and a gate electrode on the whole structure; and forming junctions by using implantation to a selected depth.


REFERENCES:
patent: 3689357 (1972-09-01), Jordan
patent: 5034343 (1991-07-01), Rouse et al.
patent: 5213986 (1993-05-01), Pinker et al.
patent: 5231045 (1993-07-01), Miura et al.
patent: 5238865 (1993-08-01), Eguchi
patent: 5240883 (1993-08-01), Abe et al.
patent: 5260233 (1993-11-01), Buti et al.
patent: 5278102 (1994-01-01), Horie
patent: 5298449 (1994-03-01), Kikuchi
patent: 5308776 (1994-05-01), Gotou
patent: 5324678 (1994-06-01), Kusunoki
patent: 5340435 (1994-08-01), Ito et al.
patent: 5344524 (1994-09-01), Sarma et al.
patent: 5366924 (1994-11-01), Easter et al.
patent: 5468674 (1995-11-01), Walker et al.
patent: 5494849 (1996-02-01), Iyer et al.
patent: 5569620 (1996-10-01), Linn et al.
patent: 5585304 (1996-12-01), Hayashi et al.
patent: 5593915 (1997-01-01), Ohoka
patent: 5665631 (1997-09-01), Lee et al.
patent: 5728624 (1998-03-01), Linn et al.
patent: 5773352 (1998-06-01), Hamajima
patent: 5773354 (1998-06-01), Hashimoto
patent: 56-111258 (1981-09-01), None
patent: 5-206468 (1993-08-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor device and method for fabricating the same does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor device and method for fabricating the same, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device and method for fabricating the same will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2911173

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.