Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Patent
1995-08-23
1998-05-26
Quach, T. N.
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
438637, 438647, 438649, 438755, H01L 21283
Patent
active
057563942
ABSTRACT:
A method is disclosed for providing a self-aligned silicide strap for connecting thin polysilicon layers (poly-1 and poly-2, etc.) separated by non-conducting gaps. A butting contact opening to the layers is formed in an overlying insulating layer. The contact exposes the poly-1 and poly-2 layers. A thin polysilicon layer (poly-3) is then deposited over the insulating layer and into the contact. This is followed by deposition of a refractory metal layer. The poly-3 layer should be thin enough that, alone, it cannot supply enough silicon to support full silicidation of the refractory metal layer. The structure is next sintered so that a silicide strap is formed in the contact opening and across exposed portions of the poly-1 and poly-2 layers. The ratio of silicon to titanium in regions over the insulating layer is lower than that in the strap, such that these more metallic regions may be selectively removed. The preferred embodiment simultaneously provides cladding of device active areas, the silicon added by poly-3 serving to reduce spiking into the active areas.
REFERENCES:
patent: 4994402 (1991-02-01), Chiu
patent: 5032233 (1991-07-01), Yu et al.
patent: 5043300 (1991-08-01), Nulman
patent: 5084406 (1992-01-01), Rhodes et al.
patent: 5094977 (1992-03-01), Yu et al.
patent: 5147819 (1992-09-01), Yu et al.
patent: 5187122 (1993-02-01), Bonis
patent: 5196360 (1993-03-01), Doan et al.
patent: 5231056 (1993-07-01), Sandhu
patent: 5236865 (1993-08-01), Sandhu et al.
patent: 5341016 (1994-08-01), Prall et al.
patent: 5378641 (1995-01-01), Cheffings
Y. Lou, C. Wu and H. Cheng, The Process Window of a-Si/Ti Bilayer Metallization for an Oxidation-Resistant and Self-Aligned TiSi2 Process, IEEE, vol. 39, No. 8, pp. 1835-1843, Aug. 1992.
Micro)n Technology, Inc.
Quach T. N.
LandOfFree
Self-aligned silicide strap connection of polysilicon layers does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Self-aligned silicide strap connection of polysilicon layers, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Self-aligned silicide strap connection of polysilicon layers will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1959559