Electrical computers and digital data processing systems: input/ – Intrasystem connection – Bus interface architecture
Reexamination Certificate
2006-06-06
2006-06-06
Auve, Glenn A. (Department: 2111)
Electrical computers and digital data processing systems: input/
Intrasystem connection
Bus interface architecture
C710S310000
Reexamination Certificate
active
07058750
ABSTRACT:
A multiprocessor system comprises at least one processing module, at least one I/O module, and an interconnect network to connect the at least one processing module with the at least one input/output module. In an example embodiment, the interconnect network comprises at least two bridges to send and receive transactions between the input/output modules and the processing module The interconnect network further comprises at least two crossbar switches to route the transactions over a high bandwidth switch connection. Using embodiments of the interconnect network allows high bandwidth communication between processing modules and I/O modules Standard processing module hardware can be used with the interconnect network without modifying the BIOS or the operating system. Furthermore, using the interconnect network of embodiments of the present invention is non-invasive to the processor motherboard. The processor memory bus, clock, and reset logic all remain intact.
REFERENCES:
patent: 4014005 (1977-03-01), Fox et al.
patent: 4968977 (1990-11-01), Chinnaswamy et al.
patent: 5634076 (1997-05-01), Garde et al.
patent: 5708849 (1998-01-01), Coke et al.
patent: 6014709 (2000-01-01), Gulick et al.
patent: 6049845 (2000-04-01), Bauman et al.
patent: 6108738 (2000-08-01), Chambers et al.
patent: 6138185 (2000-10-01), Nelson et al.
patent: 6154794 (2000-11-01), Abdalla et al.
patent: 6167489 (2000-12-01), Bauman et al.
patent: 6182112 (2001-01-01), Malek et al.
patent: 6185221 (2001-02-01), Aybay
patent: 6247100 (2001-06-01), Drehmel et al.
patent: 6289376 (2001-09-01), Taylor et al.
patent: 6292705 (2001-09-01), Wang et al.
patent: 6314501 (2001-11-01), Gulick et al.
patent: 6356983 (2002-03-01), Parks
patent: 6415424 (2002-07-01), Arimilli et al.
patent: 6490585 (2002-12-01), Hanson et al.
patent: 6549961 (2003-04-01), Kloth
patent: 6665761 (2003-12-01), Svenkeson et al.
Borkar Nitin Y.
Cheng Kai
Dermer Gregory E.
Hofsheier Richard H.
Pierce Paul R.
Auve Glenn A.
Intel Corporation
Schwegman Lundberg Woessner & Kluth P.A.
LandOfFree
Scalable distributed memory and I/O multiprocessor system does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Scalable distributed memory and I/O multiprocessor system, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Scalable distributed memory and I/O multiprocessor system will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3685587